ath9k: use per-device struct for pm_qos_* operations
[linux-flexiantxendom0-natty.git] / drivers / net / wireless / ath / ath9k / main.c
1 /*
2  * Copyright (c) 2008-2009 Atheros Communications Inc.
3  *
4  * Permission to use, copy, modify, and/or distribute this software for any
5  * purpose with or without fee is hereby granted, provided that the above
6  * copyright notice and this permission notice appear in all copies.
7  *
8  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15  */
16
17 #include <linux/nl80211.h>
18 #include "ath9k.h"
19 #include "btcoex.h"
20
21 static void ath_update_txpow(struct ath_softc *sc)
22 {
23         struct ath_hw *ah = sc->sc_ah;
24
25         if (sc->curtxpow != sc->config.txpowlimit) {
26                 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
27                 /* read back in case value is clamped */
28                 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
29         }
30 }
31
32 static u8 parse_mpdudensity(u8 mpdudensity)
33 {
34         /*
35          * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
36          *   0 for no restriction
37          *   1 for 1/4 us
38          *   2 for 1/2 us
39          *   3 for 1 us
40          *   4 for 2 us
41          *   5 for 4 us
42          *   6 for 8 us
43          *   7 for 16 us
44          */
45         switch (mpdudensity) {
46         case 0:
47                 return 0;
48         case 1:
49         case 2:
50         case 3:
51                 /* Our lower layer calculations limit our precision to
52                    1 microsecond */
53                 return 1;
54         case 4:
55                 return 2;
56         case 5:
57                 return 4;
58         case 6:
59                 return 8;
60         case 7:
61                 return 16;
62         default:
63                 return 0;
64         }
65 }
66
67 static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
68                                                 struct ieee80211_hw *hw)
69 {
70         struct ieee80211_channel *curchan = hw->conf.channel;
71         struct ath9k_channel *channel;
72         u8 chan_idx;
73
74         chan_idx = curchan->hw_value;
75         channel = &sc->sc_ah->channels[chan_idx];
76         ath9k_update_ichannel(sc, hw, channel);
77         return channel;
78 }
79
80 bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
81 {
82         unsigned long flags;
83         bool ret;
84
85         spin_lock_irqsave(&sc->sc_pm_lock, flags);
86         ret = ath9k_hw_setpower(sc->sc_ah, mode);
87         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
88
89         return ret;
90 }
91
92 void ath9k_ps_wakeup(struct ath_softc *sc)
93 {
94         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
95         unsigned long flags;
96         enum ath9k_power_mode power_mode;
97
98         spin_lock_irqsave(&sc->sc_pm_lock, flags);
99         if (++sc->ps_usecount != 1)
100                 goto unlock;
101
102         power_mode = sc->sc_ah->power_mode;
103         ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
104
105         /*
106          * While the hardware is asleep, the cycle counters contain no
107          * useful data. Better clear them now so that they don't mess up
108          * survey data results.
109          */
110         if (power_mode != ATH9K_PM_AWAKE) {
111                 spin_lock(&common->cc_lock);
112                 ath_hw_cycle_counters_update(common);
113                 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
114                 spin_unlock(&common->cc_lock);
115         }
116
117  unlock:
118         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
119 }
120
121 void ath9k_ps_restore(struct ath_softc *sc)
122 {
123         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
124         unsigned long flags;
125
126         spin_lock_irqsave(&sc->sc_pm_lock, flags);
127         if (--sc->ps_usecount != 0)
128                 goto unlock;
129
130         spin_lock(&common->cc_lock);
131         ath_hw_cycle_counters_update(common);
132         spin_unlock(&common->cc_lock);
133
134         if (sc->ps_idle)
135                 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
136         else if (sc->ps_enabled &&
137                  !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
138                               PS_WAIT_FOR_CAB |
139                               PS_WAIT_FOR_PSPOLL_DATA |
140                               PS_WAIT_FOR_TX_ACK)))
141                 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
142
143  unlock:
144         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
145 }
146
147 static void ath_start_ani(struct ath_common *common)
148 {
149         struct ath_hw *ah = common->ah;
150         unsigned long timestamp = jiffies_to_msecs(jiffies);
151         struct ath_softc *sc = (struct ath_softc *) common->priv;
152
153         if (!(sc->sc_flags & SC_OP_ANI_RUN))
154                 return;
155
156         if (sc->sc_flags & SC_OP_OFFCHANNEL)
157                 return;
158
159         common->ani.longcal_timer = timestamp;
160         common->ani.shortcal_timer = timestamp;
161         common->ani.checkani_timer = timestamp;
162
163         mod_timer(&common->ani.timer,
164                   jiffies +
165                         msecs_to_jiffies((u32)ah->config.ani_poll_interval));
166 }
167
168 static void ath_update_survey_nf(struct ath_softc *sc, int channel)
169 {
170         struct ath_hw *ah = sc->sc_ah;
171         struct ath9k_channel *chan = &ah->channels[channel];
172         struct survey_info *survey = &sc->survey[channel];
173
174         if (chan->noisefloor) {
175                 survey->filled |= SURVEY_INFO_NOISE_DBM;
176                 survey->noise = chan->noisefloor;
177         }
178 }
179
180 static void ath_update_survey_stats(struct ath_softc *sc)
181 {
182         struct ath_hw *ah = sc->sc_ah;
183         struct ath_common *common = ath9k_hw_common(ah);
184         int pos = ah->curchan - &ah->channels[0];
185         struct survey_info *survey = &sc->survey[pos];
186         struct ath_cycle_counters *cc = &common->cc_survey;
187         unsigned int div = common->clockrate * 1000;
188
189         if (!ah->curchan)
190                 return;
191
192         if (ah->power_mode == ATH9K_PM_AWAKE)
193                 ath_hw_cycle_counters_update(common);
194
195         if (cc->cycles > 0) {
196                 survey->filled |= SURVEY_INFO_CHANNEL_TIME |
197                         SURVEY_INFO_CHANNEL_TIME_BUSY |
198                         SURVEY_INFO_CHANNEL_TIME_RX |
199                         SURVEY_INFO_CHANNEL_TIME_TX;
200                 survey->channel_time += cc->cycles / div;
201                 survey->channel_time_busy += cc->rx_busy / div;
202                 survey->channel_time_rx += cc->rx_frame / div;
203                 survey->channel_time_tx += cc->tx_frame / div;
204         }
205         memset(cc, 0, sizeof(*cc));
206
207         ath_update_survey_nf(sc, pos);
208 }
209
210 /*
211  * Set/change channels.  If the channel is really being changed, it's done
212  * by reseting the chip.  To accomplish this we must first cleanup any pending
213  * DMA, then restart stuff.
214 */
215 int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
216                     struct ath9k_channel *hchan)
217 {
218         struct ath_wiphy *aphy = hw->priv;
219         struct ath_hw *ah = sc->sc_ah;
220         struct ath_common *common = ath9k_hw_common(ah);
221         struct ieee80211_conf *conf = &common->hw->conf;
222         bool fastcc = true, stopped;
223         struct ieee80211_channel *channel = hw->conf.channel;
224         struct ath9k_hw_cal_data *caldata = NULL;
225         int r;
226
227         if (sc->sc_flags & SC_OP_INVALID)
228                 return -EIO;
229
230         del_timer_sync(&common->ani.timer);
231         cancel_work_sync(&sc->paprd_work);
232         cancel_work_sync(&sc->hw_check_work);
233         cancel_delayed_work_sync(&sc->tx_complete_work);
234
235         ath9k_ps_wakeup(sc);
236
237         /*
238          * This is only performed if the channel settings have
239          * actually changed.
240          *
241          * To switch channels clear any pending DMA operations;
242          * wait long enough for the RX fifo to drain, reset the
243          * hardware at the new frequency, and then re-enable
244          * the relevant bits of the h/w.
245          */
246         ath9k_hw_set_interrupts(ah, 0);
247         ath_drain_all_txq(sc, false);
248
249         spin_lock_bh(&sc->rx.pcu_lock);
250
251         stopped = ath_stoprecv(sc);
252
253         /* XXX: do not flush receive queue here. We don't want
254          * to flush data frames already in queue because of
255          * changing channel. */
256
257         if (!stopped || !(sc->sc_flags & SC_OP_OFFCHANNEL))
258                 fastcc = false;
259
260         if (!(sc->sc_flags & SC_OP_OFFCHANNEL))
261                 caldata = &aphy->caldata;
262
263         ath_print(common, ATH_DBG_CONFIG,
264                   "(%u MHz) -> (%u MHz), conf_is_ht40: %d fastcc: %d\n",
265                   sc->sc_ah->curchan->channel,
266                   channel->center_freq, conf_is_ht40(conf),
267                   fastcc);
268
269         spin_lock_bh(&sc->sc_resetlock);
270
271         r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
272         if (r) {
273                 ath_print(common, ATH_DBG_FATAL,
274                           "Unable to reset channel (%u MHz), "
275                           "reset status %d\n",
276                           channel->center_freq, r);
277                 spin_unlock_bh(&sc->sc_resetlock);
278                 spin_unlock_bh(&sc->rx.pcu_lock);
279                 goto ps_restore;
280         }
281         spin_unlock_bh(&sc->sc_resetlock);
282
283         if (ath_startrecv(sc) != 0) {
284                 ath_print(common, ATH_DBG_FATAL,
285                           "Unable to restart recv logic\n");
286                 r = -EIO;
287                 spin_unlock_bh(&sc->rx.pcu_lock);
288                 goto ps_restore;
289         }
290
291         spin_unlock_bh(&sc->rx.pcu_lock);
292
293         ath_update_txpow(sc);
294         ath9k_hw_set_interrupts(ah, ah->imask);
295
296         if (!(sc->sc_flags & (SC_OP_OFFCHANNEL))) {
297                 ath_beacon_config(sc, NULL);
298                 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
299                 ath_start_ani(common);
300         }
301
302  ps_restore:
303         ath9k_ps_restore(sc);
304         return r;
305 }
306
307 static void ath_paprd_activate(struct ath_softc *sc)
308 {
309         struct ath_hw *ah = sc->sc_ah;
310         struct ath9k_hw_cal_data *caldata = ah->caldata;
311         struct ath_common *common = ath9k_hw_common(ah);
312         int chain;
313
314         if (!caldata || !caldata->paprd_done)
315                 return;
316
317         ath9k_ps_wakeup(sc);
318         ar9003_paprd_enable(ah, false);
319         for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
320                 if (!(common->tx_chainmask & BIT(chain)))
321                         continue;
322
323                 ar9003_paprd_populate_single_table(ah, caldata, chain);
324         }
325
326         ar9003_paprd_enable(ah, true);
327         ath9k_ps_restore(sc);
328 }
329
330 void ath_paprd_calibrate(struct work_struct *work)
331 {
332         struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
333         struct ieee80211_hw *hw = sc->hw;
334         struct ath_hw *ah = sc->sc_ah;
335         struct ieee80211_hdr *hdr;
336         struct sk_buff *skb = NULL;
337         struct ieee80211_tx_info *tx_info;
338         int band = hw->conf.channel->band;
339         struct ieee80211_supported_band *sband = &sc->sbands[band];
340         struct ath_tx_control txctl;
341         struct ath9k_hw_cal_data *caldata = ah->caldata;
342         struct ath_common *common = ath9k_hw_common(ah);
343         int qnum, ftype;
344         int chain_ok = 0;
345         int chain;
346         int len = 1800;
347         int time_left;
348         int i;
349
350         if (!caldata)
351                 return;
352
353         skb = alloc_skb(len, GFP_KERNEL);
354         if (!skb)
355                 return;
356
357         tx_info = IEEE80211_SKB_CB(skb);
358
359         skb_put(skb, len);
360         memset(skb->data, 0, len);
361         hdr = (struct ieee80211_hdr *)skb->data;
362         ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
363         hdr->frame_control = cpu_to_le16(ftype);
364         hdr->duration_id = cpu_to_le16(10);
365         memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
366         memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
367         memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
368
369         memset(&txctl, 0, sizeof(txctl));
370         qnum = sc->tx.hwq_map[WME_AC_BE];
371         txctl.txq = &sc->tx.txq[qnum];
372
373         ath9k_ps_wakeup(sc);
374         ar9003_paprd_init_table(ah);
375         for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
376                 if (!(common->tx_chainmask & BIT(chain)))
377                         continue;
378
379                 chain_ok = 0;
380                 memset(tx_info, 0, sizeof(*tx_info));
381                 tx_info->band = band;
382
383                 for (i = 0; i < 4; i++) {
384                         tx_info->control.rates[i].idx = sband->n_bitrates - 1;
385                         tx_info->control.rates[i].count = 6;
386                 }
387
388                 init_completion(&sc->paprd_complete);
389                 ar9003_paprd_setup_gain_table(ah, chain);
390                 txctl.paprd = BIT(chain);
391                 if (ath_tx_start(hw, skb, &txctl) != 0)
392                         break;
393
394                 time_left = wait_for_completion_timeout(&sc->paprd_complete,
395                                 msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
396                 if (!time_left) {
397                         ath_print(ath9k_hw_common(ah), ATH_DBG_CALIBRATE,
398                                   "Timeout waiting for paprd training on "
399                                   "TX chain %d\n",
400                                   chain);
401                         goto fail_paprd;
402                 }
403
404                 if (!ar9003_paprd_is_done(ah))
405                         break;
406
407                 if (ar9003_paprd_create_curve(ah, caldata, chain) != 0)
408                         break;
409
410                 chain_ok = 1;
411         }
412         kfree_skb(skb);
413
414         if (chain_ok) {
415                 caldata->paprd_done = true;
416                 ath_paprd_activate(sc);
417         }
418
419 fail_paprd:
420         ath9k_ps_restore(sc);
421 }
422
423 /*
424  *  This routine performs the periodic noise floor calibration function
425  *  that is used to adjust and optimize the chip performance.  This
426  *  takes environmental changes (location, temperature) into account.
427  *  When the task is complete, it reschedules itself depending on the
428  *  appropriate interval that was calculated.
429  */
430 void ath_ani_calibrate(unsigned long data)
431 {
432         struct ath_softc *sc = (struct ath_softc *)data;
433         struct ath_hw *ah = sc->sc_ah;
434         struct ath_common *common = ath9k_hw_common(ah);
435         bool longcal = false;
436         bool shortcal = false;
437         bool aniflag = false;
438         unsigned int timestamp = jiffies_to_msecs(jiffies);
439         u32 cal_interval, short_cal_interval, long_cal_interval;
440         unsigned long flags;
441
442         if (ah->caldata && ah->caldata->nfcal_interference)
443                 long_cal_interval = ATH_LONG_CALINTERVAL_INT;
444         else
445                 long_cal_interval = ATH_LONG_CALINTERVAL;
446
447         short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
448                 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
449
450         /* Only calibrate if awake */
451         if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
452                 goto set_timer;
453
454         ath9k_ps_wakeup(sc);
455
456         /* Long calibration runs independently of short calibration. */
457         if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
458                 longcal = true;
459                 ath_print(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
460                 common->ani.longcal_timer = timestamp;
461         }
462
463         /* Short calibration applies only while caldone is false */
464         if (!common->ani.caldone) {
465                 if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
466                         shortcal = true;
467                         ath_print(common, ATH_DBG_ANI,
468                                   "shortcal @%lu\n", jiffies);
469                         common->ani.shortcal_timer = timestamp;
470                         common->ani.resetcal_timer = timestamp;
471                 }
472         } else {
473                 if ((timestamp - common->ani.resetcal_timer) >=
474                     ATH_RESTART_CALINTERVAL) {
475                         common->ani.caldone = ath9k_hw_reset_calvalid(ah);
476                         if (common->ani.caldone)
477                                 common->ani.resetcal_timer = timestamp;
478                 }
479         }
480
481         /* Verify whether we must check ANI */
482         if ((timestamp - common->ani.checkani_timer) >=
483              ah->config.ani_poll_interval) {
484                 aniflag = true;
485                 common->ani.checkani_timer = timestamp;
486         }
487
488         /* Skip all processing if there's nothing to do. */
489         if (longcal || shortcal || aniflag) {
490                 /* Call ANI routine if necessary */
491                 if (aniflag) {
492                         spin_lock_irqsave(&common->cc_lock, flags);
493                         ath9k_hw_ani_monitor(ah, ah->curchan);
494                         ath_update_survey_stats(sc);
495                         spin_unlock_irqrestore(&common->cc_lock, flags);
496                 }
497
498                 /* Perform calibration if necessary */
499                 if (longcal || shortcal) {
500                         common->ani.caldone =
501                                 ath9k_hw_calibrate(ah,
502                                                    ah->curchan,
503                                                    common->rx_chainmask,
504                                                    longcal);
505                 }
506         }
507
508         ath9k_ps_restore(sc);
509
510 set_timer:
511         /*
512         * Set timer interval based on previous results.
513         * The interval must be the shortest necessary to satisfy ANI,
514         * short calibration and long calibration.
515         */
516         cal_interval = ATH_LONG_CALINTERVAL;
517         if (sc->sc_ah->config.enable_ani)
518                 cal_interval = min(cal_interval,
519                                    (u32)ah->config.ani_poll_interval);
520         if (!common->ani.caldone)
521                 cal_interval = min(cal_interval, (u32)short_cal_interval);
522
523         mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
524         if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
525                 if (!ah->caldata->paprd_done)
526                         ieee80211_queue_work(sc->hw, &sc->paprd_work);
527                 else
528                         ath_paprd_activate(sc);
529         }
530 }
531
532 /*
533  * Update tx/rx chainmask. For legacy association,
534  * hard code chainmask to 1x1, for 11n association, use
535  * the chainmask configuration, for bt coexistence, use
536  * the chainmask configuration even in legacy mode.
537  */
538 void ath_update_chainmask(struct ath_softc *sc, int is_ht)
539 {
540         struct ath_hw *ah = sc->sc_ah;
541         struct ath_common *common = ath9k_hw_common(ah);
542
543         if ((sc->sc_flags & SC_OP_OFFCHANNEL) || is_ht ||
544             (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
545                 common->tx_chainmask = ah->caps.tx_chainmask;
546                 common->rx_chainmask = ah->caps.rx_chainmask;
547         } else {
548                 common->tx_chainmask = 1;
549                 common->rx_chainmask = 1;
550         }
551
552         ath_print(common, ATH_DBG_CONFIG,
553                   "tx chmask: %d, rx chmask: %d\n",
554                   common->tx_chainmask,
555                   common->rx_chainmask);
556 }
557
558 static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
559 {
560         struct ath_node *an;
561
562         an = (struct ath_node *)sta->drv_priv;
563
564         if (sc->sc_flags & SC_OP_TXAGGR) {
565                 ath_tx_node_init(sc, an);
566                 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
567                                      sta->ht_cap.ampdu_factor);
568                 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
569                 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
570         }
571 }
572
573 static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
574 {
575         struct ath_node *an = (struct ath_node *)sta->drv_priv;
576
577         if (sc->sc_flags & SC_OP_TXAGGR)
578                 ath_tx_node_cleanup(sc, an);
579 }
580
581 void ath_hw_check(struct work_struct *work)
582 {
583         struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
584         int i;
585
586         ath9k_ps_wakeup(sc);
587
588         for (i = 0; i < 3; i++) {
589                 if (ath9k_hw_check_alive(sc->sc_ah))
590                         goto out;
591
592                 msleep(1);
593         }
594         ath_reset(sc, true);
595
596 out:
597         ath9k_ps_restore(sc);
598 }
599
600 void ath9k_tasklet(unsigned long data)
601 {
602         struct ath_softc *sc = (struct ath_softc *)data;
603         struct ath_hw *ah = sc->sc_ah;
604         struct ath_common *common = ath9k_hw_common(ah);
605
606         u32 status = sc->intrstatus;
607         u32 rxmask;
608
609         ath9k_ps_wakeup(sc);
610
611         if (status & ATH9K_INT_FATAL) {
612                 ath_reset(sc, true);
613                 ath9k_ps_restore(sc);
614                 return;
615         }
616
617         if (!ath9k_hw_check_alive(ah))
618                 ieee80211_queue_work(sc->hw, &sc->hw_check_work);
619
620         if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
621                 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
622                           ATH9K_INT_RXORN);
623         else
624                 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
625
626         if (status & rxmask) {
627                 spin_lock_bh(&sc->rx.pcu_lock);
628
629                 /* Check for high priority Rx first */
630                 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
631                     (status & ATH9K_INT_RXHP))
632                         ath_rx_tasklet(sc, 0, true);
633
634                 ath_rx_tasklet(sc, 0, false);
635                 spin_unlock_bh(&sc->rx.pcu_lock);
636         }
637
638         if (status & ATH9K_INT_TX) {
639                 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
640                         ath_tx_edma_tasklet(sc);
641                 else
642                         ath_tx_tasklet(sc);
643         }
644
645         if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
646                 /*
647                  * TSF sync does not look correct; remain awake to sync with
648                  * the next Beacon.
649                  */
650                 ath_print(common, ATH_DBG_PS,
651                           "TSFOOR - Sync with next Beacon\n");
652                 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
653         }
654
655         if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
656                 if (status & ATH9K_INT_GENTIMER)
657                         ath_gen_timer_isr(sc->sc_ah);
658
659         /* re-enable hardware interrupt */
660         ath9k_hw_set_interrupts(ah, ah->imask);
661         ath9k_ps_restore(sc);
662 }
663
664 irqreturn_t ath_isr(int irq, void *dev)
665 {
666 #define SCHED_INTR (                            \
667                 ATH9K_INT_FATAL |               \
668                 ATH9K_INT_RXORN |               \
669                 ATH9K_INT_RXEOL |               \
670                 ATH9K_INT_RX |                  \
671                 ATH9K_INT_RXLP |                \
672                 ATH9K_INT_RXHP |                \
673                 ATH9K_INT_TX |                  \
674                 ATH9K_INT_BMISS |               \
675                 ATH9K_INT_CST |                 \
676                 ATH9K_INT_TSFOOR |              \
677                 ATH9K_INT_GENTIMER)
678
679         struct ath_softc *sc = dev;
680         struct ath_hw *ah = sc->sc_ah;
681         struct ath_common *common = ath9k_hw_common(ah);
682         enum ath9k_int status;
683         bool sched = false;
684
685         /*
686          * The hardware is not ready/present, don't
687          * touch anything. Note this can happen early
688          * on if the IRQ is shared.
689          */
690         if (sc->sc_flags & SC_OP_INVALID)
691                 return IRQ_NONE;
692
693
694         /* shared irq, not for us */
695
696         if (!ath9k_hw_intrpend(ah))
697                 return IRQ_NONE;
698
699         /*
700          * Figure out the reason(s) for the interrupt.  Note
701          * that the hal returns a pseudo-ISR that may include
702          * bits we haven't explicitly enabled so we mask the
703          * value to insure we only process bits we requested.
704          */
705         ath9k_hw_getisr(ah, &status);   /* NB: clears ISR too */
706         status &= ah->imask;    /* discard unasked-for bits */
707
708         /*
709          * If there are no status bits set, then this interrupt was not
710          * for me (should have been caught above).
711          */
712         if (!status)
713                 return IRQ_NONE;
714
715         /* Cache the status */
716         sc->intrstatus = status;
717
718         if (status & SCHED_INTR)
719                 sched = true;
720
721         /*
722          * If a FATAL or RXORN interrupt is received, we have to reset the
723          * chip immediately.
724          */
725         if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
726             !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
727                 goto chip_reset;
728
729         if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
730             (status & ATH9K_INT_BB_WATCHDOG)) {
731
732                 spin_lock(&common->cc_lock);
733                 ath_hw_cycle_counters_update(common);
734                 ar9003_hw_bb_watchdog_dbg_info(ah);
735                 spin_unlock(&common->cc_lock);
736
737                 goto chip_reset;
738         }
739
740         if (status & ATH9K_INT_SWBA)
741                 tasklet_schedule(&sc->bcon_tasklet);
742
743         if (status & ATH9K_INT_TXURN)
744                 ath9k_hw_updatetxtriglevel(ah, true);
745
746         if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
747                 if (status & ATH9K_INT_RXEOL) {
748                         ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
749                         ath9k_hw_set_interrupts(ah, ah->imask);
750                 }
751         }
752
753         if (status & ATH9K_INT_MIB) {
754                 /*
755                  * Disable interrupts until we service the MIB
756                  * interrupt; otherwise it will continue to
757                  * fire.
758                  */
759                 ath9k_hw_set_interrupts(ah, 0);
760                 /*
761                  * Let the hal handle the event. We assume
762                  * it will clear whatever condition caused
763                  * the interrupt.
764                  */
765                 spin_lock(&common->cc_lock);
766                 ath9k_hw_proc_mib_event(ah);
767                 spin_unlock(&common->cc_lock);
768                 ath9k_hw_set_interrupts(ah, ah->imask);
769         }
770
771         if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
772                 if (status & ATH9K_INT_TIM_TIMER) {
773                         /* Clear RxAbort bit so that we can
774                          * receive frames */
775                         ath9k_setpower(sc, ATH9K_PM_AWAKE);
776                         ath9k_hw_setrxabort(sc->sc_ah, 0);
777                         sc->ps_flags |= PS_WAIT_FOR_BEACON;
778                 }
779
780 chip_reset:
781
782         ath_debug_stat_interrupt(sc, status);
783
784         if (sched) {
785                 /* turn off every interrupt except SWBA */
786                 ath9k_hw_set_interrupts(ah, (ah->imask & ATH9K_INT_SWBA));
787                 tasklet_schedule(&sc->intr_tq);
788         }
789
790         return IRQ_HANDLED;
791
792 #undef SCHED_INTR
793 }
794
795 static u32 ath_get_extchanmode(struct ath_softc *sc,
796                                struct ieee80211_channel *chan,
797                                enum nl80211_channel_type channel_type)
798 {
799         u32 chanmode = 0;
800
801         switch (chan->band) {
802         case IEEE80211_BAND_2GHZ:
803                 switch(channel_type) {
804                 case NL80211_CHAN_NO_HT:
805                 case NL80211_CHAN_HT20:
806                         chanmode = CHANNEL_G_HT20;
807                         break;
808                 case NL80211_CHAN_HT40PLUS:
809                         chanmode = CHANNEL_G_HT40PLUS;
810                         break;
811                 case NL80211_CHAN_HT40MINUS:
812                         chanmode = CHANNEL_G_HT40MINUS;
813                         break;
814                 }
815                 break;
816         case IEEE80211_BAND_5GHZ:
817                 switch(channel_type) {
818                 case NL80211_CHAN_NO_HT:
819                 case NL80211_CHAN_HT20:
820                         chanmode = CHANNEL_A_HT20;
821                         break;
822                 case NL80211_CHAN_HT40PLUS:
823                         chanmode = CHANNEL_A_HT40PLUS;
824                         break;
825                 case NL80211_CHAN_HT40MINUS:
826                         chanmode = CHANNEL_A_HT40MINUS;
827                         break;
828                 }
829                 break;
830         default:
831                 break;
832         }
833
834         return chanmode;
835 }
836
837 static void ath9k_bss_assoc_info(struct ath_softc *sc,
838                                  struct ieee80211_vif *vif,
839                                  struct ieee80211_bss_conf *bss_conf)
840 {
841         struct ath_hw *ah = sc->sc_ah;
842         struct ath_common *common = ath9k_hw_common(ah);
843
844         if (bss_conf->assoc) {
845                 ath_print(common, ATH_DBG_CONFIG,
846                           "Bss Info ASSOC %d, bssid: %pM\n",
847                            bss_conf->aid, common->curbssid);
848
849                 /* New association, store aid */
850                 common->curaid = bss_conf->aid;
851                 ath9k_hw_write_associd(ah);
852
853                 /*
854                  * Request a re-configuration of Beacon related timers
855                  * on the receipt of the first Beacon frame (i.e.,
856                  * after time sync with the AP).
857                  */
858                 sc->ps_flags |= PS_BEACON_SYNC;
859
860                 /* Configure the beacon */
861                 ath_beacon_config(sc, vif);
862
863                 /* Reset rssi stats */
864                 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
865
866                 sc->sc_flags |= SC_OP_ANI_RUN;
867                 ath_start_ani(common);
868         } else {
869                 ath_print(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
870                 common->curaid = 0;
871                 /* Stop ANI */
872                 sc->sc_flags &= ~SC_OP_ANI_RUN;
873                 del_timer_sync(&common->ani.timer);
874         }
875 }
876
877 void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
878 {
879         struct ath_hw *ah = sc->sc_ah;
880         struct ath_common *common = ath9k_hw_common(ah);
881         struct ieee80211_channel *channel = hw->conf.channel;
882         int r;
883
884         ath9k_ps_wakeup(sc);
885         ath9k_hw_configpcipowersave(ah, 0, 0);
886
887         if (!ah->curchan)
888                 ah->curchan = ath_get_curchannel(sc, sc->hw);
889
890         spin_lock_bh(&sc->rx.pcu_lock);
891         spin_lock_bh(&sc->sc_resetlock);
892         r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
893         if (r) {
894                 ath_print(common, ATH_DBG_FATAL,
895                           "Unable to reset channel (%u MHz), "
896                           "reset status %d\n",
897                           channel->center_freq, r);
898         }
899         spin_unlock_bh(&sc->sc_resetlock);
900
901         ath_update_txpow(sc);
902         if (ath_startrecv(sc) != 0) {
903                 ath_print(common, ATH_DBG_FATAL,
904                           "Unable to restart recv logic\n");
905                 spin_unlock_bh(&sc->rx.pcu_lock);
906                 return;
907         }
908         spin_unlock_bh(&sc->rx.pcu_lock);
909
910         if (sc->sc_flags & SC_OP_BEACONS)
911                 ath_beacon_config(sc, NULL);    /* restart beacons */
912
913         /* Re-Enable  interrupts */
914         ath9k_hw_set_interrupts(ah, ah->imask);
915
916         /* Enable LED */
917         ath9k_hw_cfg_output(ah, ah->led_pin,
918                             AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
919         ath9k_hw_set_gpio(ah, ah->led_pin, 0);
920
921         ieee80211_wake_queues(hw);
922         ath9k_ps_restore(sc);
923 }
924
925 void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
926 {
927         struct ath_hw *ah = sc->sc_ah;
928         struct ieee80211_channel *channel = hw->conf.channel;
929         int r;
930
931         ath9k_ps_wakeup(sc);
932         ieee80211_stop_queues(hw);
933
934         /*
935          * Keep the LED on when the radio is disabled
936          * during idle unassociated state.
937          */
938         if (!sc->ps_idle) {
939                 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
940                 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
941         }
942
943         /* Disable interrupts */
944         ath9k_hw_set_interrupts(ah, 0);
945
946         ath_drain_all_txq(sc, false);   /* clear pending tx frames */
947
948         spin_lock_bh(&sc->rx.pcu_lock);
949
950         ath_stoprecv(sc);               /* turn off frame recv */
951         ath_flushrecv(sc);              /* flush recv queue */
952
953         if (!ah->curchan)
954                 ah->curchan = ath_get_curchannel(sc, hw);
955
956         spin_lock_bh(&sc->sc_resetlock);
957         r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
958         if (r) {
959                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
960                           "Unable to reset channel (%u MHz), "
961                           "reset status %d\n",
962                           channel->center_freq, r);
963         }
964         spin_unlock_bh(&sc->sc_resetlock);
965
966         ath9k_hw_phy_disable(ah);
967
968         spin_unlock_bh(&sc->rx.pcu_lock);
969
970         ath9k_hw_configpcipowersave(ah, 1, 1);
971         ath9k_ps_restore(sc);
972         ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
973 }
974
975 int ath_reset(struct ath_softc *sc, bool retry_tx)
976 {
977         struct ath_hw *ah = sc->sc_ah;
978         struct ath_common *common = ath9k_hw_common(ah);
979         struct ieee80211_hw *hw = sc->hw;
980         int r;
981
982         /* Stop ANI */
983         del_timer_sync(&common->ani.timer);
984
985         ieee80211_stop_queues(hw);
986
987         ath9k_hw_set_interrupts(ah, 0);
988         ath_drain_all_txq(sc, retry_tx);
989
990         spin_lock_bh(&sc->rx.pcu_lock);
991
992         ath_stoprecv(sc);
993         ath_flushrecv(sc);
994
995         spin_lock_bh(&sc->sc_resetlock);
996         r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
997         if (r)
998                 ath_print(common, ATH_DBG_FATAL,
999                           "Unable to reset hardware; reset status %d\n", r);
1000         spin_unlock_bh(&sc->sc_resetlock);
1001
1002         if (ath_startrecv(sc) != 0)
1003                 ath_print(common, ATH_DBG_FATAL,
1004                           "Unable to start recv logic\n");
1005
1006         spin_unlock_bh(&sc->rx.pcu_lock);
1007
1008         /*
1009          * We may be doing a reset in response to a request
1010          * that changes the channel so update any state that
1011          * might change as a result.
1012          */
1013         ath_update_txpow(sc);
1014
1015         if ((sc->sc_flags & SC_OP_BEACONS) || !(sc->sc_flags & (SC_OP_OFFCHANNEL)))
1016                 ath_beacon_config(sc, NULL);    /* restart beacons */
1017
1018         ath9k_hw_set_interrupts(ah, ah->imask);
1019
1020         if (retry_tx) {
1021                 int i;
1022                 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1023                         if (ATH_TXQ_SETUP(sc, i)) {
1024                                 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1025                                 ath_txq_schedule(sc, &sc->tx.txq[i]);
1026                                 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
1027                         }
1028                 }
1029         }
1030
1031         ieee80211_wake_queues(hw);
1032
1033         /* Start ANI */
1034         ath_start_ani(common);
1035
1036         return r;
1037 }
1038
1039 static int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1040 {
1041         int qnum;
1042
1043         switch (queue) {
1044         case 0:
1045                 qnum = sc->tx.hwq_map[WME_AC_VO];
1046                 break;
1047         case 1:
1048                 qnum = sc->tx.hwq_map[WME_AC_VI];
1049                 break;
1050         case 2:
1051                 qnum = sc->tx.hwq_map[WME_AC_BE];
1052                 break;
1053         case 3:
1054                 qnum = sc->tx.hwq_map[WME_AC_BK];
1055                 break;
1056         default:
1057                 qnum = sc->tx.hwq_map[WME_AC_BE];
1058                 break;
1059         }
1060
1061         return qnum;
1062 }
1063
1064 int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1065 {
1066         int qnum;
1067
1068         switch (queue) {
1069         case WME_AC_VO:
1070                 qnum = 0;
1071                 break;
1072         case WME_AC_VI:
1073                 qnum = 1;
1074                 break;
1075         case WME_AC_BE:
1076                 qnum = 2;
1077                 break;
1078         case WME_AC_BK:
1079                 qnum = 3;
1080                 break;
1081         default:
1082                 qnum = -1;
1083                 break;
1084         }
1085
1086         return qnum;
1087 }
1088
1089 /* XXX: Remove me once we don't depend on ath9k_channel for all
1090  * this redundant data */
1091 void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1092                            struct ath9k_channel *ichan)
1093 {
1094         struct ieee80211_channel *chan = hw->conf.channel;
1095         struct ieee80211_conf *conf = &hw->conf;
1096
1097         ichan->channel = chan->center_freq;
1098         ichan->chan = chan;
1099
1100         if (chan->band == IEEE80211_BAND_2GHZ) {
1101                 ichan->chanmode = CHANNEL_G;
1102                 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
1103         } else {
1104                 ichan->chanmode = CHANNEL_A;
1105                 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1106         }
1107
1108         if (conf_is_ht(conf))
1109                 ichan->chanmode = ath_get_extchanmode(sc, chan,
1110                                             conf->channel_type);
1111 }
1112
1113 /**********************/
1114 /* mac80211 callbacks */
1115 /**********************/
1116
1117 static int ath9k_start(struct ieee80211_hw *hw)
1118 {
1119         struct ath_wiphy *aphy = hw->priv;
1120         struct ath_softc *sc = aphy->sc;
1121         struct ath_hw *ah = sc->sc_ah;
1122         struct ath_common *common = ath9k_hw_common(ah);
1123         struct ieee80211_channel *curchan = hw->conf.channel;
1124         struct ath9k_channel *init_channel;
1125         int r;
1126
1127         ath_print(common, ATH_DBG_CONFIG,
1128                   "Starting driver with initial channel: %d MHz\n",
1129                   curchan->center_freq);
1130
1131         mutex_lock(&sc->mutex);
1132
1133         if (ath9k_wiphy_started(sc)) {
1134                 if (sc->chan_idx == curchan->hw_value) {
1135                         /*
1136                          * Already on the operational channel, the new wiphy
1137                          * can be marked active.
1138                          */
1139                         aphy->state = ATH_WIPHY_ACTIVE;
1140                         ieee80211_wake_queues(hw);
1141                 } else {
1142                         /*
1143                          * Another wiphy is on another channel, start the new
1144                          * wiphy in paused state.
1145                          */
1146                         aphy->state = ATH_WIPHY_PAUSED;
1147                         ieee80211_stop_queues(hw);
1148                 }
1149                 mutex_unlock(&sc->mutex);
1150                 return 0;
1151         }
1152         aphy->state = ATH_WIPHY_ACTIVE;
1153
1154         /* setup initial channel */
1155
1156         sc->chan_idx = curchan->hw_value;
1157
1158         init_channel = ath_get_curchannel(sc, hw);
1159
1160         /* Reset SERDES registers */
1161         ath9k_hw_configpcipowersave(ah, 0, 0);
1162
1163         /*
1164          * The basic interface to setting the hardware in a good
1165          * state is ``reset''.  On return the hardware is known to
1166          * be powered up and with interrupts disabled.  This must
1167          * be followed by initialization of the appropriate bits
1168          * and then setup of the interrupt mask.
1169          */
1170         spin_lock_bh(&sc->rx.pcu_lock);
1171         spin_lock_bh(&sc->sc_resetlock);
1172         r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
1173         if (r) {
1174                 ath_print(common, ATH_DBG_FATAL,
1175                           "Unable to reset hardware; reset status %d "
1176                           "(freq %u MHz)\n", r,
1177                           curchan->center_freq);
1178                 spin_unlock_bh(&sc->sc_resetlock);
1179                 spin_unlock_bh(&sc->rx.pcu_lock);
1180                 goto mutex_unlock;
1181         }
1182         spin_unlock_bh(&sc->sc_resetlock);
1183
1184         /*
1185          * This is needed only to setup initial state
1186          * but it's best done after a reset.
1187          */
1188         ath_update_txpow(sc);
1189
1190         /*
1191          * Setup the hardware after reset:
1192          * The receive engine is set going.
1193          * Frame transmit is handled entirely
1194          * in the frame output path; there's nothing to do
1195          * here except setup the interrupt mask.
1196          */
1197         if (ath_startrecv(sc) != 0) {
1198                 ath_print(common, ATH_DBG_FATAL,
1199                           "Unable to start recv logic\n");
1200                 r = -EIO;
1201                 spin_unlock_bh(&sc->rx.pcu_lock);
1202                 goto mutex_unlock;
1203         }
1204         spin_unlock_bh(&sc->rx.pcu_lock);
1205
1206         /* Setup our intr mask. */
1207         ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
1208                     ATH9K_INT_RXORN | ATH9K_INT_FATAL |
1209                     ATH9K_INT_GLOBAL;
1210
1211         if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
1212                 ah->imask |= ATH9K_INT_RXHP |
1213                              ATH9K_INT_RXLP |
1214                              ATH9K_INT_BB_WATCHDOG;
1215         else
1216                 ah->imask |= ATH9K_INT_RX;
1217
1218         ah->imask |= ATH9K_INT_GTT;
1219
1220         if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
1221                 ah->imask |= ATH9K_INT_CST;
1222
1223         sc->sc_flags &= ~SC_OP_INVALID;
1224         sc->sc_ah->is_monitoring = false;
1225
1226         /* Disable BMISS interrupt when we're not associated */
1227         ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1228         ath9k_hw_set_interrupts(ah, ah->imask);
1229
1230         ieee80211_wake_queues(hw);
1231
1232         ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
1233
1234         if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
1235             !ah->btcoex_hw.enabled) {
1236                 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1237                                            AR_STOMP_LOW_WLAN_WGHT);
1238                 ath9k_hw_btcoex_enable(ah);
1239
1240                 if (common->bus_ops->bt_coex_prep)
1241                         common->bus_ops->bt_coex_prep(common);
1242                 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1243                         ath9k_btcoex_timer_resume(sc);
1244         }
1245
1246         pm_qos_update_request(&sc->pm_qos_req, 55);
1247
1248 mutex_unlock:
1249         mutex_unlock(&sc->mutex);
1250
1251         return r;
1252 }
1253
1254 static int ath9k_tx(struct ieee80211_hw *hw,
1255                     struct sk_buff *skb)
1256 {
1257         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1258         struct ath_wiphy *aphy = hw->priv;
1259         struct ath_softc *sc = aphy->sc;
1260         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1261         struct ath_tx_control txctl;
1262         int padpos, padsize;
1263         struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1264         int qnum;
1265
1266         if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
1267                 ath_print(common, ATH_DBG_XMIT,
1268                           "ath9k: %s: TX in unexpected wiphy state "
1269                           "%d\n", wiphy_name(hw->wiphy), aphy->state);
1270                 goto exit;
1271         }
1272
1273         if (sc->ps_enabled) {
1274                 /*
1275                  * mac80211 does not set PM field for normal data frames, so we
1276                  * need to update that based on the current PS mode.
1277                  */
1278                 if (ieee80211_is_data(hdr->frame_control) &&
1279                     !ieee80211_is_nullfunc(hdr->frame_control) &&
1280                     !ieee80211_has_pm(hdr->frame_control)) {
1281                         ath_print(common, ATH_DBG_PS, "Add PM=1 for a TX frame "
1282                                   "while in PS mode\n");
1283                         hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1284                 }
1285         }
1286
1287         if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
1288                 /*
1289                  * We are using PS-Poll and mac80211 can request TX while in
1290                  * power save mode. Need to wake up hardware for the TX to be
1291                  * completed and if needed, also for RX of buffered frames.
1292                  */
1293                 ath9k_ps_wakeup(sc);
1294                 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1295                         ath9k_hw_setrxabort(sc->sc_ah, 0);
1296                 if (ieee80211_is_pspoll(hdr->frame_control)) {
1297                         ath_print(common, ATH_DBG_PS,
1298                                   "Sending PS-Poll to pick a buffered frame\n");
1299                         sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
1300                 } else {
1301                         ath_print(common, ATH_DBG_PS,
1302                                   "Wake up to complete TX\n");
1303                         sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
1304                 }
1305                 /*
1306                  * The actual restore operation will happen only after
1307                  * the sc_flags bit is cleared. We are just dropping
1308                  * the ps_usecount here.
1309                  */
1310                 ath9k_ps_restore(sc);
1311         }
1312
1313         memset(&txctl, 0, sizeof(struct ath_tx_control));
1314
1315         /*
1316          * As a temporary workaround, assign seq# here; this will likely need
1317          * to be cleaned up to work better with Beacon transmission and virtual
1318          * BSSes.
1319          */
1320         if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1321                 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1322                         sc->tx.seq_no += 0x10;
1323                 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1324                 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1325         }
1326
1327         /* Add the padding after the header if this is not already done */
1328         padpos = ath9k_cmn_padpos(hdr->frame_control);
1329         padsize = padpos & 3;
1330         if (padsize && skb->len>padpos) {
1331                 if (skb_headroom(skb) < padsize)
1332                         return -1;
1333                 skb_push(skb, padsize);
1334                 memmove(skb->data, skb->data + padsize, padpos);
1335         }
1336
1337         qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
1338         txctl.txq = &sc->tx.txq[qnum];
1339
1340         ath_print(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
1341
1342         if (ath_tx_start(hw, skb, &txctl) != 0) {
1343                 ath_print(common, ATH_DBG_XMIT, "TX failed\n");
1344                 goto exit;
1345         }
1346
1347         return 0;
1348 exit:
1349         dev_kfree_skb_any(skb);
1350         return 0;
1351 }
1352
1353 static void ath9k_stop(struct ieee80211_hw *hw)
1354 {
1355         struct ath_wiphy *aphy = hw->priv;
1356         struct ath_softc *sc = aphy->sc;
1357         struct ath_hw *ah = sc->sc_ah;
1358         struct ath_common *common = ath9k_hw_common(ah);
1359         int i;
1360
1361         mutex_lock(&sc->mutex);
1362
1363         aphy->state = ATH_WIPHY_INACTIVE;
1364
1365         if (led_blink)
1366                 cancel_delayed_work_sync(&sc->ath_led_blink_work);
1367
1368         cancel_delayed_work_sync(&sc->tx_complete_work);
1369         cancel_work_sync(&sc->paprd_work);
1370         cancel_work_sync(&sc->hw_check_work);
1371
1372         for (i = 0; i < sc->num_sec_wiphy; i++) {
1373                 if (sc->sec_wiphy[i])
1374                         break;
1375         }
1376
1377         if (i == sc->num_sec_wiphy) {
1378                 cancel_delayed_work_sync(&sc->wiphy_work);
1379                 cancel_work_sync(&sc->chan_work);
1380         }
1381
1382         if (sc->sc_flags & SC_OP_INVALID) {
1383                 ath_print(common, ATH_DBG_ANY, "Device not present\n");
1384                 mutex_unlock(&sc->mutex);
1385                 return;
1386         }
1387
1388         if (ath9k_wiphy_started(sc)) {
1389                 mutex_unlock(&sc->mutex);
1390                 return; /* another wiphy still in use */
1391         }
1392
1393         /* Ensure HW is awake when we try to shut it down. */
1394         ath9k_ps_wakeup(sc);
1395
1396         if (ah->btcoex_hw.enabled) {
1397                 ath9k_hw_btcoex_disable(ah);
1398                 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1399                         ath9k_btcoex_timer_pause(sc);
1400         }
1401
1402         /* make sure h/w will not generate any interrupt
1403          * before setting the invalid flag. */
1404         ath9k_hw_set_interrupts(ah, 0);
1405
1406         spin_lock_bh(&sc->rx.pcu_lock);
1407         if (!(sc->sc_flags & SC_OP_INVALID)) {
1408                 ath_drain_all_txq(sc, false);
1409                 ath_stoprecv(sc);
1410                 ath9k_hw_phy_disable(ah);
1411         } else
1412                 sc->rx.rxlink = NULL;
1413         spin_unlock_bh(&sc->rx.pcu_lock);
1414
1415         /* disable HAL and put h/w to sleep */
1416         ath9k_hw_disable(ah);
1417         ath9k_hw_configpcipowersave(ah, 1, 1);
1418         ath9k_ps_restore(sc);
1419
1420         /* Finally, put the chip in FULL SLEEP mode */
1421         ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1422
1423         sc->sc_flags |= SC_OP_INVALID;
1424
1425         pm_qos_update_request(&sc->pm_qos_req, PM_QOS_DEFAULT_VALUE);
1426
1427         mutex_unlock(&sc->mutex);
1428
1429         ath_print(common, ATH_DBG_CONFIG, "Driver halt\n");
1430 }
1431
1432 static int ath9k_add_interface(struct ieee80211_hw *hw,
1433                                struct ieee80211_vif *vif)
1434 {
1435         struct ath_wiphy *aphy = hw->priv;
1436         struct ath_softc *sc = aphy->sc;
1437         struct ath_hw *ah = sc->sc_ah;
1438         struct ath_common *common = ath9k_hw_common(ah);
1439         struct ath_vif *avp = (void *)vif->drv_priv;
1440         enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
1441         int ret = 0;
1442
1443         mutex_lock(&sc->mutex);
1444
1445         switch (vif->type) {
1446         case NL80211_IFTYPE_STATION:
1447                 ic_opmode = NL80211_IFTYPE_STATION;
1448                 break;
1449         case NL80211_IFTYPE_WDS:
1450                 ic_opmode = NL80211_IFTYPE_WDS;
1451                 break;
1452         case NL80211_IFTYPE_ADHOC:
1453         case NL80211_IFTYPE_AP:
1454         case NL80211_IFTYPE_MESH_POINT:
1455                 if (sc->nbcnvifs >= ATH_BCBUF) {
1456                         ret = -ENOBUFS;
1457                         goto out;
1458                 }
1459                 ic_opmode = vif->type;
1460                 break;
1461         default:
1462                 ath_print(common, ATH_DBG_FATAL,
1463                         "Interface type %d not yet supported\n", vif->type);
1464                 ret = -EOPNOTSUPP;
1465                 goto out;
1466         }
1467
1468         ath_print(common, ATH_DBG_CONFIG,
1469                   "Attach a VIF of type: %d\n", ic_opmode);
1470
1471         /* Set the VIF opmode */
1472         avp->av_opmode = ic_opmode;
1473         avp->av_bslot = -1;
1474
1475         sc->nvifs++;
1476
1477         ath9k_set_bssid_mask(hw, vif);
1478
1479         if (sc->nvifs > 1)
1480                 goto out; /* skip global settings for secondary vif */
1481
1482         if (ic_opmode == NL80211_IFTYPE_AP) {
1483                 ath9k_hw_set_tsfadjust(ah, 1);
1484                 sc->sc_flags |= SC_OP_TSF_RESET;
1485         }
1486
1487         /* Set the device opmode */
1488         ah->opmode = ic_opmode;
1489
1490         /*
1491          * Enable MIB interrupts when there are hardware phy counters.
1492          * Note we only do this (at the moment) for station mode.
1493          */
1494         if ((vif->type == NL80211_IFTYPE_STATION) ||
1495             (vif->type == NL80211_IFTYPE_ADHOC) ||
1496             (vif->type == NL80211_IFTYPE_MESH_POINT)) {
1497                 if (ah->config.enable_ani)
1498                         ah->imask |= ATH9K_INT_MIB;
1499                 ah->imask |= ATH9K_INT_TSFOOR;
1500         }
1501
1502         ath9k_hw_set_interrupts(ah, ah->imask);
1503
1504         if (vif->type == NL80211_IFTYPE_AP    ||
1505             vif->type == NL80211_IFTYPE_ADHOC) {
1506                 sc->sc_flags |= SC_OP_ANI_RUN;
1507                 ath_start_ani(common);
1508         }
1509
1510 out:
1511         mutex_unlock(&sc->mutex);
1512         return ret;
1513 }
1514
1515 static void ath9k_remove_interface(struct ieee80211_hw *hw,
1516                                    struct ieee80211_vif *vif)
1517 {
1518         struct ath_wiphy *aphy = hw->priv;
1519         struct ath_softc *sc = aphy->sc;
1520         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1521         struct ath_vif *avp = (void *)vif->drv_priv;
1522         int i;
1523
1524         ath_print(common, ATH_DBG_CONFIG, "Detach Interface\n");
1525
1526         mutex_lock(&sc->mutex);
1527
1528         /* Stop ANI */
1529         sc->sc_flags &= ~SC_OP_ANI_RUN;
1530         del_timer_sync(&common->ani.timer);
1531
1532         /* Reclaim beacon resources */
1533         if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
1534             (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
1535             (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
1536                 ath9k_ps_wakeup(sc);
1537                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1538                 ath9k_ps_restore(sc);
1539         }
1540
1541         ath_beacon_return(sc, avp);
1542         sc->sc_flags &= ~SC_OP_BEACONS;
1543
1544         for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1545                 if (sc->beacon.bslot[i] == vif) {
1546                         printk(KERN_DEBUG "%s: vif had allocated beacon "
1547                                "slot\n", __func__);
1548                         sc->beacon.bslot[i] = NULL;
1549                         sc->beacon.bslot_aphy[i] = NULL;
1550                 }
1551         }
1552
1553         sc->nvifs--;
1554
1555         mutex_unlock(&sc->mutex);
1556 }
1557
1558 static void ath9k_enable_ps(struct ath_softc *sc)
1559 {
1560         struct ath_hw *ah = sc->sc_ah;
1561
1562         sc->ps_enabled = true;
1563         if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1564                 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1565                         ah->imask |= ATH9K_INT_TIM_TIMER;
1566                         ath9k_hw_set_interrupts(ah, ah->imask);
1567                 }
1568                 ath9k_hw_setrxabort(ah, 1);
1569         }
1570 }
1571
1572 static void ath9k_disable_ps(struct ath_softc *sc)
1573 {
1574         struct ath_hw *ah = sc->sc_ah;
1575
1576         sc->ps_enabled = false;
1577         ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
1578         if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1579                 ath9k_hw_setrxabort(ah, 0);
1580                 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1581                                   PS_WAIT_FOR_CAB |
1582                                   PS_WAIT_FOR_PSPOLL_DATA |
1583                                   PS_WAIT_FOR_TX_ACK);
1584                 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1585                         ah->imask &= ~ATH9K_INT_TIM_TIMER;
1586                         ath9k_hw_set_interrupts(ah, ah->imask);
1587                 }
1588         }
1589
1590 }
1591
1592 static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
1593 {
1594         struct ath_wiphy *aphy = hw->priv;
1595         struct ath_softc *sc = aphy->sc;
1596         struct ath_hw *ah = sc->sc_ah;
1597         struct ath_common *common = ath9k_hw_common(ah);
1598         struct ieee80211_conf *conf = &hw->conf;
1599         bool disable_radio;
1600
1601         mutex_lock(&sc->mutex);
1602
1603         /*
1604          * Leave this as the first check because we need to turn on the
1605          * radio if it was disabled before prior to processing the rest
1606          * of the changes. Likewise we must only disable the radio towards
1607          * the end.
1608          */
1609         if (changed & IEEE80211_CONF_CHANGE_IDLE) {
1610                 bool enable_radio;
1611                 bool all_wiphys_idle;
1612                 bool idle = !!(conf->flags & IEEE80211_CONF_IDLE);
1613
1614                 spin_lock_bh(&sc->wiphy_lock);
1615                 all_wiphys_idle =  ath9k_all_wiphys_idle(sc);
1616                 ath9k_set_wiphy_idle(aphy, idle);
1617
1618                 enable_radio = (!idle && all_wiphys_idle);
1619
1620                 /*
1621                  * After we unlock here its possible another wiphy
1622                  * can be re-renabled so to account for that we will
1623                  * only disable the radio toward the end of this routine
1624                  * if by then all wiphys are still idle.
1625                  */
1626                 spin_unlock_bh(&sc->wiphy_lock);
1627
1628                 if (enable_radio) {
1629                         sc->ps_idle = false;
1630                         ath_radio_enable(sc, hw);
1631                         ath_print(common, ATH_DBG_CONFIG,
1632                                   "not-idle: enabling radio\n");
1633                 }
1634         }
1635
1636         /*
1637          * We just prepare to enable PS. We have to wait until our AP has
1638          * ACK'd our null data frame to disable RX otherwise we'll ignore
1639          * those ACKs and end up retransmitting the same null data frames.
1640          * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1641          */
1642         if (changed & IEEE80211_CONF_CHANGE_PS) {
1643                 unsigned long flags;
1644                 spin_lock_irqsave(&sc->sc_pm_lock, flags);
1645                 if (conf->flags & IEEE80211_CONF_PS)
1646                         ath9k_enable_ps(sc);
1647                 else
1648                         ath9k_disable_ps(sc);
1649                 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1650         }
1651
1652         if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1653                 if (conf->flags & IEEE80211_CONF_MONITOR) {
1654                         ath_print(common, ATH_DBG_CONFIG,
1655                                   "Monitor mode is enabled\n");
1656                         sc->sc_ah->is_monitoring = true;
1657                 } else {
1658                         ath_print(common, ATH_DBG_CONFIG,
1659                                   "Monitor mode is disabled\n");
1660                         sc->sc_ah->is_monitoring = false;
1661                 }
1662         }
1663
1664         if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
1665                 struct ieee80211_channel *curchan = hw->conf.channel;
1666                 int pos = curchan->hw_value;
1667                 int old_pos = -1;
1668                 unsigned long flags;
1669
1670                 if (ah->curchan)
1671                         old_pos = ah->curchan - &ah->channels[0];
1672
1673                 aphy->chan_idx = pos;
1674                 aphy->chan_is_ht = conf_is_ht(conf);
1675                 if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
1676                         sc->sc_flags |= SC_OP_OFFCHANNEL;
1677                 else
1678                         sc->sc_flags &= ~SC_OP_OFFCHANNEL;
1679
1680                 if (aphy->state == ATH_WIPHY_SCAN ||
1681                     aphy->state == ATH_WIPHY_ACTIVE)
1682                         ath9k_wiphy_pause_all_forced(sc, aphy);
1683                 else {
1684                         /*
1685                          * Do not change operational channel based on a paused
1686                          * wiphy changes.
1687                          */
1688                         goto skip_chan_change;
1689                 }
1690
1691                 ath_print(common, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
1692                           curchan->center_freq);
1693
1694                 /* XXX: remove me eventualy */
1695                 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
1696
1697                 ath_update_chainmask(sc, conf_is_ht(conf));
1698
1699                 /* update survey stats for the old channel before switching */
1700                 spin_lock_irqsave(&common->cc_lock, flags);
1701                 ath_update_survey_stats(sc);
1702                 spin_unlock_irqrestore(&common->cc_lock, flags);
1703
1704                 /*
1705                  * If the operating channel changes, change the survey in-use flags
1706                  * along with it.
1707                  * Reset the survey data for the new channel, unless we're switching
1708                  * back to the operating channel from an off-channel operation.
1709                  */
1710                 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
1711                     sc->cur_survey != &sc->survey[pos]) {
1712
1713                         if (sc->cur_survey)
1714                                 sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
1715
1716                         sc->cur_survey = &sc->survey[pos];
1717
1718                         memset(sc->cur_survey, 0, sizeof(struct survey_info));
1719                         sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
1720                 } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
1721                         memset(&sc->survey[pos], 0, sizeof(struct survey_info));
1722                 }
1723
1724                 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
1725                         ath_print(common, ATH_DBG_FATAL,
1726                                   "Unable to set channel\n");
1727                         mutex_unlock(&sc->mutex);
1728                         return -EINVAL;
1729                 }
1730
1731                 /*
1732                  * The most recent snapshot of channel->noisefloor for the old
1733                  * channel is only available after the hardware reset. Copy it to
1734                  * the survey stats now.
1735                  */
1736                 if (old_pos >= 0)
1737                         ath_update_survey_nf(sc, old_pos);
1738         }
1739
1740 skip_chan_change:
1741         if (changed & IEEE80211_CONF_CHANGE_POWER) {
1742                 sc->config.txpowlimit = 2 * conf->power_level;
1743                 ath_update_txpow(sc);
1744         }
1745
1746         spin_lock_bh(&sc->wiphy_lock);
1747         disable_radio = ath9k_all_wiphys_idle(sc);
1748         spin_unlock_bh(&sc->wiphy_lock);
1749
1750         if (disable_radio) {
1751                 ath_print(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
1752                 sc->ps_idle = true;
1753                 ath_radio_disable(sc, hw);
1754         }
1755
1756         mutex_unlock(&sc->mutex);
1757
1758         return 0;
1759 }
1760
1761 #define SUPPORTED_FILTERS                       \
1762         (FIF_PROMISC_IN_BSS |                   \
1763         FIF_ALLMULTI |                          \
1764         FIF_CONTROL |                           \
1765         FIF_PSPOLL |                            \
1766         FIF_OTHER_BSS |                         \
1767         FIF_BCN_PRBRESP_PROMISC |               \
1768         FIF_PROBE_REQ |                         \
1769         FIF_FCSFAIL)
1770
1771 /* FIXME: sc->sc_full_reset ? */
1772 static void ath9k_configure_filter(struct ieee80211_hw *hw,
1773                                    unsigned int changed_flags,
1774                                    unsigned int *total_flags,
1775                                    u64 multicast)
1776 {
1777         struct ath_wiphy *aphy = hw->priv;
1778         struct ath_softc *sc = aphy->sc;
1779         u32 rfilt;
1780
1781         changed_flags &= SUPPORTED_FILTERS;
1782         *total_flags &= SUPPORTED_FILTERS;
1783
1784         sc->rx.rxfilter = *total_flags;
1785         ath9k_ps_wakeup(sc);
1786         rfilt = ath_calcrxfilter(sc);
1787         ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
1788         ath9k_ps_restore(sc);
1789
1790         ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
1791                   "Set HW RX filter: 0x%x\n", rfilt);
1792 }
1793
1794 static int ath9k_sta_add(struct ieee80211_hw *hw,
1795                          struct ieee80211_vif *vif,
1796                          struct ieee80211_sta *sta)
1797 {
1798         struct ath_wiphy *aphy = hw->priv;
1799         struct ath_softc *sc = aphy->sc;
1800
1801         ath_node_attach(sc, sta);
1802
1803         return 0;
1804 }
1805
1806 static int ath9k_sta_remove(struct ieee80211_hw *hw,
1807                             struct ieee80211_vif *vif,
1808                             struct ieee80211_sta *sta)
1809 {
1810         struct ath_wiphy *aphy = hw->priv;
1811         struct ath_softc *sc = aphy->sc;
1812
1813         ath_node_detach(sc, sta);
1814
1815         return 0;
1816 }
1817
1818 static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
1819                          const struct ieee80211_tx_queue_params *params)
1820 {
1821         struct ath_wiphy *aphy = hw->priv;
1822         struct ath_softc *sc = aphy->sc;
1823         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1824         struct ath9k_tx_queue_info qi;
1825         int ret = 0, qnum;
1826
1827         if (queue >= WME_NUM_AC)
1828                 return 0;
1829
1830         mutex_lock(&sc->mutex);
1831
1832         memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1833
1834         qi.tqi_aifs = params->aifs;
1835         qi.tqi_cwmin = params->cw_min;
1836         qi.tqi_cwmax = params->cw_max;
1837         qi.tqi_burstTime = params->txop;
1838         qnum = ath_get_hal_qnum(queue, sc);
1839
1840         ath_print(common, ATH_DBG_CONFIG,
1841                   "Configure tx [queue/halq] [%d/%d],  "
1842                   "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1843                   queue, qnum, params->aifs, params->cw_min,
1844                   params->cw_max, params->txop);
1845
1846         ret = ath_txq_update(sc, qnum, &qi);
1847         if (ret)
1848                 ath_print(common, ATH_DBG_FATAL, "TXQ Update failed\n");
1849
1850         if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
1851                 if ((qnum == sc->tx.hwq_map[WME_AC_BE]) && !ret)
1852                         ath_beaconq_config(sc);
1853
1854         mutex_unlock(&sc->mutex);
1855
1856         return ret;
1857 }
1858
1859 static int ath9k_set_key(struct ieee80211_hw *hw,
1860                          enum set_key_cmd cmd,
1861                          struct ieee80211_vif *vif,
1862                          struct ieee80211_sta *sta,
1863                          struct ieee80211_key_conf *key)
1864 {
1865         struct ath_wiphy *aphy = hw->priv;
1866         struct ath_softc *sc = aphy->sc;
1867         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1868         int ret = 0;
1869
1870         if (modparam_nohwcrypt)
1871                 return -ENOSPC;
1872
1873         mutex_lock(&sc->mutex);
1874         ath9k_ps_wakeup(sc);
1875         ath_print(common, ATH_DBG_CONFIG, "Set HW Key\n");
1876
1877         switch (cmd) {
1878         case SET_KEY:
1879                 ret = ath_key_config(common, vif, sta, key);
1880                 if (ret >= 0) {
1881                         key->hw_key_idx = ret;
1882                         /* push IV and Michael MIC generation to stack */
1883                         key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
1884                         if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
1885                                 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
1886                         if (sc->sc_ah->sw_mgmt_crypto &&
1887                             key->cipher == WLAN_CIPHER_SUITE_CCMP)
1888                                 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
1889                         ret = 0;
1890                 }
1891                 break;
1892         case DISABLE_KEY:
1893                 ath_key_delete(common, key);
1894                 break;
1895         default:
1896                 ret = -EINVAL;
1897         }
1898
1899         ath9k_ps_restore(sc);
1900         mutex_unlock(&sc->mutex);
1901
1902         return ret;
1903 }
1904
1905 static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
1906                                    struct ieee80211_vif *vif,
1907                                    struct ieee80211_bss_conf *bss_conf,
1908                                    u32 changed)
1909 {
1910         struct ath_wiphy *aphy = hw->priv;
1911         struct ath_softc *sc = aphy->sc;
1912         struct ath_hw *ah = sc->sc_ah;
1913         struct ath_common *common = ath9k_hw_common(ah);
1914         struct ath_vif *avp = (void *)vif->drv_priv;
1915         int slottime;
1916         int error;
1917
1918         mutex_lock(&sc->mutex);
1919
1920         if (changed & BSS_CHANGED_BSSID) {
1921                 /* Set BSSID */
1922                 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1923                 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
1924                 common->curaid = 0;
1925                 ath9k_hw_write_associd(ah);
1926
1927                 /* Set aggregation protection mode parameters */
1928                 sc->config.ath_aggr_prot = 0;
1929
1930                 /* Only legacy IBSS for now */
1931                 if (vif->type == NL80211_IFTYPE_ADHOC)
1932                         ath_update_chainmask(sc, 0);
1933
1934                 ath_print(common, ATH_DBG_CONFIG,
1935                           "BSSID: %pM aid: 0x%x\n",
1936                           common->curbssid, common->curaid);
1937
1938                 /* need to reconfigure the beacon */
1939                 sc->sc_flags &= ~SC_OP_BEACONS ;
1940         }
1941
1942         /* Enable transmission of beacons (AP, IBSS, MESH) */
1943         if ((changed & BSS_CHANGED_BEACON) ||
1944             ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
1945                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1946                 error = ath_beacon_alloc(aphy, vif);
1947                 if (!error)
1948                         ath_beacon_config(sc, vif);
1949         }
1950
1951         if (changed & BSS_CHANGED_ERP_SLOT) {
1952                 if (bss_conf->use_short_slot)
1953                         slottime = 9;
1954                 else
1955                         slottime = 20;
1956                 if (vif->type == NL80211_IFTYPE_AP) {
1957                         /*
1958                          * Defer update, so that connected stations can adjust
1959                          * their settings at the same time.
1960                          * See beacon.c for more details
1961                          */
1962                         sc->beacon.slottime = slottime;
1963                         sc->beacon.updateslot = UPDATE;
1964                 } else {
1965                         ah->slottime = slottime;
1966                         ath9k_hw_init_global_settings(ah);
1967                 }
1968         }
1969
1970         /* Disable transmission of beacons */
1971         if ((changed & BSS_CHANGED_BEACON_ENABLED) && !bss_conf->enable_beacon)
1972                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1973
1974         if (changed & BSS_CHANGED_BEACON_INT) {
1975                 sc->beacon_interval = bss_conf->beacon_int;
1976                 /*
1977                  * In case of AP mode, the HW TSF has to be reset
1978                  * when the beacon interval changes.
1979                  */
1980                 if (vif->type == NL80211_IFTYPE_AP) {
1981                         sc->sc_flags |= SC_OP_TSF_RESET;
1982                         ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1983                         error = ath_beacon_alloc(aphy, vif);
1984                         if (!error)
1985                                 ath_beacon_config(sc, vif);
1986                 } else {
1987                         ath_beacon_config(sc, vif);
1988                 }
1989         }
1990
1991         if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1992                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
1993                           bss_conf->use_short_preamble);
1994                 if (bss_conf->use_short_preamble)
1995                         sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
1996                 else
1997                         sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
1998         }
1999
2000         if (changed & BSS_CHANGED_ERP_CTS_PROT) {
2001                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
2002                           bss_conf->use_cts_prot);
2003                 if (bss_conf->use_cts_prot &&
2004                     hw->conf.channel->band != IEEE80211_BAND_5GHZ)
2005                         sc->sc_flags |= SC_OP_PROTECT_ENABLE;
2006                 else
2007                         sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
2008         }
2009
2010         if (changed & BSS_CHANGED_ASSOC) {
2011                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
2012                         bss_conf->assoc);
2013                 ath9k_bss_assoc_info(sc, vif, bss_conf);
2014         }
2015
2016         mutex_unlock(&sc->mutex);
2017 }
2018
2019 static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2020 {
2021         u64 tsf;
2022         struct ath_wiphy *aphy = hw->priv;
2023         struct ath_softc *sc = aphy->sc;
2024
2025         mutex_lock(&sc->mutex);
2026         tsf = ath9k_hw_gettsf64(sc->sc_ah);
2027         mutex_unlock(&sc->mutex);
2028
2029         return tsf;
2030 }
2031
2032 static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2033 {
2034         struct ath_wiphy *aphy = hw->priv;
2035         struct ath_softc *sc = aphy->sc;
2036
2037         mutex_lock(&sc->mutex);
2038         ath9k_hw_settsf64(sc->sc_ah, tsf);
2039         mutex_unlock(&sc->mutex);
2040 }
2041
2042 static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2043 {
2044         struct ath_wiphy *aphy = hw->priv;
2045         struct ath_softc *sc = aphy->sc;
2046
2047         mutex_lock(&sc->mutex);
2048
2049         ath9k_ps_wakeup(sc);
2050         ath9k_hw_reset_tsf(sc->sc_ah);
2051         ath9k_ps_restore(sc);
2052
2053         mutex_unlock(&sc->mutex);
2054 }
2055
2056 static int ath9k_ampdu_action(struct ieee80211_hw *hw,
2057                               struct ieee80211_vif *vif,
2058                               enum ieee80211_ampdu_mlme_action action,
2059                               struct ieee80211_sta *sta,
2060                               u16 tid, u16 *ssn)
2061 {
2062         struct ath_wiphy *aphy = hw->priv;
2063         struct ath_softc *sc = aphy->sc;
2064         int ret = 0;
2065
2066         local_bh_disable();
2067
2068         switch (action) {
2069         case IEEE80211_AMPDU_RX_START:
2070                 if (!(sc->sc_flags & SC_OP_RXAGGR))
2071                         ret = -ENOTSUPP;
2072                 break;
2073         case IEEE80211_AMPDU_RX_STOP:
2074                 break;
2075         case IEEE80211_AMPDU_TX_START:
2076                 ath9k_ps_wakeup(sc);
2077                 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
2078                 if (!ret)
2079                         ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2080                 ath9k_ps_restore(sc);
2081                 break;
2082         case IEEE80211_AMPDU_TX_STOP:
2083                 ath9k_ps_wakeup(sc);
2084                 ath_tx_aggr_stop(sc, sta, tid);
2085                 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2086                 ath9k_ps_restore(sc);
2087                 break;
2088         case IEEE80211_AMPDU_TX_OPERATIONAL:
2089                 ath9k_ps_wakeup(sc);
2090                 ath_tx_aggr_resume(sc, sta, tid);
2091                 ath9k_ps_restore(sc);
2092                 break;
2093         default:
2094                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
2095                           "Unknown AMPDU action\n");
2096         }
2097
2098         local_bh_enable();
2099
2100         return ret;
2101 }
2102
2103 static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
2104                              struct survey_info *survey)
2105 {
2106         struct ath_wiphy *aphy = hw->priv;
2107         struct ath_softc *sc = aphy->sc;
2108         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2109         struct ieee80211_supported_band *sband;
2110         struct ieee80211_channel *chan;
2111         unsigned long flags;
2112         int pos;
2113
2114         spin_lock_irqsave(&common->cc_lock, flags);
2115         if (idx == 0)
2116                 ath_update_survey_stats(sc);
2117
2118         sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
2119         if (sband && idx >= sband->n_channels) {
2120                 idx -= sband->n_channels;
2121                 sband = NULL;
2122         }
2123
2124         if (!sband)
2125                 sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
2126
2127         if (!sband || idx >= sband->n_channels) {
2128                 spin_unlock_irqrestore(&common->cc_lock, flags);
2129                 return -ENOENT;
2130         }
2131
2132         chan = &sband->channels[idx];
2133         pos = chan->hw_value;
2134         memcpy(survey, &sc->survey[pos], sizeof(*survey));
2135         survey->channel = chan;
2136         spin_unlock_irqrestore(&common->cc_lock, flags);
2137
2138         return 0;
2139 }
2140
2141 static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2142 {
2143         struct ath_wiphy *aphy = hw->priv;
2144         struct ath_softc *sc = aphy->sc;
2145
2146         mutex_lock(&sc->mutex);
2147         if (ath9k_wiphy_scanning(sc)) {
2148                 /*
2149                  * There is a race here in mac80211 but fixing it requires
2150                  * we revisit how we handle the scan complete callback.
2151                  * After mac80211 fixes we will not have configured hardware
2152                  * to the home channel nor would we have configured the RX
2153                  * filter yet.
2154                  */
2155                 mutex_unlock(&sc->mutex);
2156                 return;
2157         }
2158
2159         aphy->state = ATH_WIPHY_SCAN;
2160         ath9k_wiphy_pause_all_forced(sc, aphy);
2161         mutex_unlock(&sc->mutex);
2162 }
2163
2164 /*
2165  * XXX: this requires a revisit after the driver
2166  * scan_complete gets moved to another place/removed in mac80211.
2167  */
2168 static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2169 {
2170         struct ath_wiphy *aphy = hw->priv;
2171         struct ath_softc *sc = aphy->sc;
2172
2173         mutex_lock(&sc->mutex);
2174         aphy->state = ATH_WIPHY_ACTIVE;
2175         mutex_unlock(&sc->mutex);
2176 }
2177
2178 static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
2179 {
2180         struct ath_wiphy *aphy = hw->priv;
2181         struct ath_softc *sc = aphy->sc;
2182         struct ath_hw *ah = sc->sc_ah;
2183
2184         mutex_lock(&sc->mutex);
2185         ah->coverage_class = coverage_class;
2186         ath9k_hw_init_global_settings(ah);
2187         mutex_unlock(&sc->mutex);
2188 }
2189
2190 struct ieee80211_ops ath9k_ops = {
2191         .tx                 = ath9k_tx,
2192         .start              = ath9k_start,
2193         .stop               = ath9k_stop,
2194         .add_interface      = ath9k_add_interface,
2195         .remove_interface   = ath9k_remove_interface,
2196         .config             = ath9k_config,
2197         .configure_filter   = ath9k_configure_filter,
2198         .sta_add            = ath9k_sta_add,
2199         .sta_remove         = ath9k_sta_remove,
2200         .conf_tx            = ath9k_conf_tx,
2201         .bss_info_changed   = ath9k_bss_info_changed,
2202         .set_key            = ath9k_set_key,
2203         .get_tsf            = ath9k_get_tsf,
2204         .set_tsf            = ath9k_set_tsf,
2205         .reset_tsf          = ath9k_reset_tsf,
2206         .ampdu_action       = ath9k_ampdu_action,
2207         .get_survey         = ath9k_get_survey,
2208         .sw_scan_start      = ath9k_sw_scan_start,
2209         .sw_scan_complete   = ath9k_sw_scan_complete,
2210         .rfkill_poll        = ath9k_rfkill_poll_state,
2211         .set_coverage_class = ath9k_set_coverage_class,
2212 };