ath9k: do not return default noise floor values via survey
[linux-flexiantxendom0-natty.git] / drivers / net / wireless / ath / ath9k / main.c
1 /*
2  * Copyright (c) 2008-2009 Atheros Communications Inc.
3  *
4  * Permission to use, copy, modify, and/or distribute this software for any
5  * purpose with or without fee is hereby granted, provided that the above
6  * copyright notice and this permission notice appear in all copies.
7  *
8  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15  */
16
17 #include <linux/nl80211.h>
18 #include "ath9k.h"
19 #include "btcoex.h"
20
21 static void ath_cache_conf_rate(struct ath_softc *sc,
22                                 struct ieee80211_conf *conf)
23 {
24         switch (conf->channel->band) {
25         case IEEE80211_BAND_2GHZ:
26                 if (conf_is_ht20(conf))
27                         sc->cur_rate_mode = ATH9K_MODE_11NG_HT20;
28                 else if (conf_is_ht40_minus(conf))
29                         sc->cur_rate_mode = ATH9K_MODE_11NG_HT40MINUS;
30                 else if (conf_is_ht40_plus(conf))
31                         sc->cur_rate_mode = ATH9K_MODE_11NG_HT40PLUS;
32                 else
33                         sc->cur_rate_mode = ATH9K_MODE_11G;
34                 break;
35         case IEEE80211_BAND_5GHZ:
36                 if (conf_is_ht20(conf))
37                         sc->cur_rate_mode = ATH9K_MODE_11NA_HT20;
38                 else if (conf_is_ht40_minus(conf))
39                         sc->cur_rate_mode = ATH9K_MODE_11NA_HT40MINUS;
40                 else if (conf_is_ht40_plus(conf))
41                         sc->cur_rate_mode = ATH9K_MODE_11NA_HT40PLUS;
42                 else
43                         sc->cur_rate_mode = ATH9K_MODE_11A;
44                 break;
45         default:
46                 BUG_ON(1);
47                 break;
48         }
49 }
50
51 static void ath_update_txpow(struct ath_softc *sc)
52 {
53         struct ath_hw *ah = sc->sc_ah;
54
55         if (sc->curtxpow != sc->config.txpowlimit) {
56                 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
57                 /* read back in case value is clamped */
58                 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
59         }
60 }
61
62 static u8 parse_mpdudensity(u8 mpdudensity)
63 {
64         /*
65          * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
66          *   0 for no restriction
67          *   1 for 1/4 us
68          *   2 for 1/2 us
69          *   3 for 1 us
70          *   4 for 2 us
71          *   5 for 4 us
72          *   6 for 8 us
73          *   7 for 16 us
74          */
75         switch (mpdudensity) {
76         case 0:
77                 return 0;
78         case 1:
79         case 2:
80         case 3:
81                 /* Our lower layer calculations limit our precision to
82                    1 microsecond */
83                 return 1;
84         case 4:
85                 return 2;
86         case 5:
87                 return 4;
88         case 6:
89                 return 8;
90         case 7:
91                 return 16;
92         default:
93                 return 0;
94         }
95 }
96
97 static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
98                                                 struct ieee80211_hw *hw)
99 {
100         struct ieee80211_channel *curchan = hw->conf.channel;
101         struct ath9k_channel *channel;
102         u8 chan_idx;
103
104         chan_idx = curchan->hw_value;
105         channel = &sc->sc_ah->channels[chan_idx];
106         ath9k_update_ichannel(sc, hw, channel);
107         return channel;
108 }
109
110 bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
111 {
112         unsigned long flags;
113         bool ret;
114
115         spin_lock_irqsave(&sc->sc_pm_lock, flags);
116         ret = ath9k_hw_setpower(sc->sc_ah, mode);
117         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
118
119         return ret;
120 }
121
122 void ath9k_ps_wakeup(struct ath_softc *sc)
123 {
124         unsigned long flags;
125
126         spin_lock_irqsave(&sc->sc_pm_lock, flags);
127         if (++sc->ps_usecount != 1)
128                 goto unlock;
129
130         ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
131
132  unlock:
133         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
134 }
135
136 void ath9k_ps_restore(struct ath_softc *sc)
137 {
138         unsigned long flags;
139
140         spin_lock_irqsave(&sc->sc_pm_lock, flags);
141         if (--sc->ps_usecount != 0)
142                 goto unlock;
143
144         if (sc->ps_idle)
145                 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
146         else if (sc->ps_enabled &&
147                  !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
148                               PS_WAIT_FOR_CAB |
149                               PS_WAIT_FOR_PSPOLL_DATA |
150                               PS_WAIT_FOR_TX_ACK)))
151                 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
152
153  unlock:
154         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
155 }
156
157 static void ath_start_ani(struct ath_common *common)
158 {
159         struct ath_hw *ah = common->ah;
160         unsigned long timestamp = jiffies_to_msecs(jiffies);
161         struct ath_softc *sc = (struct ath_softc *) common->priv;
162
163         if (!(sc->sc_flags & SC_OP_ANI_RUN))
164                 return;
165
166         if (sc->sc_flags & SC_OP_OFFCHANNEL)
167                 return;
168
169         common->ani.longcal_timer = timestamp;
170         common->ani.shortcal_timer = timestamp;
171         common->ani.checkani_timer = timestamp;
172
173         mod_timer(&common->ani.timer,
174                   jiffies +
175                         msecs_to_jiffies((u32)ah->config.ani_poll_interval));
176 }
177
178 /*
179  * Set/change channels.  If the channel is really being changed, it's done
180  * by reseting the chip.  To accomplish this we must first cleanup any pending
181  * DMA, then restart stuff.
182 */
183 int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
184                     struct ath9k_channel *hchan)
185 {
186         struct ath_wiphy *aphy = hw->priv;
187         struct ath_hw *ah = sc->sc_ah;
188         struct ath_common *common = ath9k_hw_common(ah);
189         struct ieee80211_conf *conf = &common->hw->conf;
190         bool fastcc = true, stopped;
191         struct ieee80211_channel *channel = hw->conf.channel;
192         struct ath9k_hw_cal_data *caldata = NULL;
193         int r;
194
195         if (sc->sc_flags & SC_OP_INVALID)
196                 return -EIO;
197
198         del_timer_sync(&common->ani.timer);
199         cancel_work_sync(&sc->paprd_work);
200         cancel_work_sync(&sc->hw_check_work);
201         cancel_delayed_work_sync(&sc->tx_complete_work);
202
203         ath9k_ps_wakeup(sc);
204
205         /*
206          * This is only performed if the channel settings have
207          * actually changed.
208          *
209          * To switch channels clear any pending DMA operations;
210          * wait long enough for the RX fifo to drain, reset the
211          * hardware at the new frequency, and then re-enable
212          * the relevant bits of the h/w.
213          */
214         ath9k_hw_set_interrupts(ah, 0);
215         ath_drain_all_txq(sc, false);
216         stopped = ath_stoprecv(sc);
217
218         /* XXX: do not flush receive queue here. We don't want
219          * to flush data frames already in queue because of
220          * changing channel. */
221
222         if (!stopped || !(sc->sc_flags & SC_OP_OFFCHANNEL))
223                 fastcc = false;
224
225         if (!(sc->sc_flags & SC_OP_OFFCHANNEL))
226                 caldata = &aphy->caldata;
227
228         ath_print(common, ATH_DBG_CONFIG,
229                   "(%u MHz) -> (%u MHz), conf_is_ht40: %d fastcc: %d\n",
230                   sc->sc_ah->curchan->channel,
231                   channel->center_freq, conf_is_ht40(conf),
232                   fastcc);
233
234         spin_lock_bh(&sc->sc_resetlock);
235
236         r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
237         if (r) {
238                 ath_print(common, ATH_DBG_FATAL,
239                           "Unable to reset channel (%u MHz), "
240                           "reset status %d\n",
241                           channel->center_freq, r);
242                 spin_unlock_bh(&sc->sc_resetlock);
243                 goto ps_restore;
244         }
245         spin_unlock_bh(&sc->sc_resetlock);
246
247         if (ath_startrecv(sc) != 0) {
248                 ath_print(common, ATH_DBG_FATAL,
249                           "Unable to restart recv logic\n");
250                 r = -EIO;
251                 goto ps_restore;
252         }
253
254         ath_cache_conf_rate(sc, &hw->conf);
255         ath_update_txpow(sc);
256         ath9k_hw_set_interrupts(ah, ah->imask);
257
258         if (!(sc->sc_flags & (SC_OP_OFFCHANNEL))) {
259                 ath_beacon_config(sc, NULL);
260                 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
261                 ath_start_ani(common);
262         }
263
264  ps_restore:
265         ath9k_ps_restore(sc);
266         return r;
267 }
268
269 static void ath_paprd_activate(struct ath_softc *sc)
270 {
271         struct ath_hw *ah = sc->sc_ah;
272         struct ath9k_hw_cal_data *caldata = ah->caldata;
273         struct ath_common *common = ath9k_hw_common(ah);
274         int chain;
275
276         if (!caldata || !caldata->paprd_done)
277                 return;
278
279         ath9k_ps_wakeup(sc);
280         ar9003_paprd_enable(ah, false);
281         for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
282                 if (!(common->tx_chainmask & BIT(chain)))
283                         continue;
284
285                 ar9003_paprd_populate_single_table(ah, caldata, chain);
286         }
287
288         ar9003_paprd_enable(ah, true);
289         ath9k_ps_restore(sc);
290 }
291
292 void ath_paprd_calibrate(struct work_struct *work)
293 {
294         struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
295         struct ieee80211_hw *hw = sc->hw;
296         struct ath_hw *ah = sc->sc_ah;
297         struct ieee80211_hdr *hdr;
298         struct sk_buff *skb = NULL;
299         struct ieee80211_tx_info *tx_info;
300         int band = hw->conf.channel->band;
301         struct ieee80211_supported_band *sband = &sc->sbands[band];
302         struct ath_tx_control txctl;
303         struct ath9k_hw_cal_data *caldata = ah->caldata;
304         struct ath_common *common = ath9k_hw_common(ah);
305         int qnum, ftype;
306         int chain_ok = 0;
307         int chain;
308         int len = 1800;
309         int time_left;
310         int i;
311
312         if (!caldata)
313                 return;
314
315         skb = alloc_skb(len, GFP_KERNEL);
316         if (!skb)
317                 return;
318
319         tx_info = IEEE80211_SKB_CB(skb);
320
321         skb_put(skb, len);
322         memset(skb->data, 0, len);
323         hdr = (struct ieee80211_hdr *)skb->data;
324         ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
325         hdr->frame_control = cpu_to_le16(ftype);
326         hdr->duration_id = cpu_to_le16(10);
327         memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
328         memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
329         memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
330
331         memset(&txctl, 0, sizeof(txctl));
332         qnum = sc->tx.hwq_map[WME_AC_BE];
333         txctl.txq = &sc->tx.txq[qnum];
334
335         ath9k_ps_wakeup(sc);
336         ar9003_paprd_init_table(ah);
337         for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
338                 if (!(common->tx_chainmask & BIT(chain)))
339                         continue;
340
341                 chain_ok = 0;
342                 memset(tx_info, 0, sizeof(*tx_info));
343                 tx_info->band = band;
344
345                 for (i = 0; i < 4; i++) {
346                         tx_info->control.rates[i].idx = sband->n_bitrates - 1;
347                         tx_info->control.rates[i].count = 6;
348                 }
349
350                 init_completion(&sc->paprd_complete);
351                 ar9003_paprd_setup_gain_table(ah, chain);
352                 txctl.paprd = BIT(chain);
353                 if (ath_tx_start(hw, skb, &txctl) != 0)
354                         break;
355
356                 time_left = wait_for_completion_timeout(&sc->paprd_complete,
357                                 msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
358                 if (!time_left) {
359                         ath_print(ath9k_hw_common(ah), ATH_DBG_CALIBRATE,
360                                   "Timeout waiting for paprd training on "
361                                   "TX chain %d\n",
362                                   chain);
363                         goto fail_paprd;
364                 }
365
366                 if (!ar9003_paprd_is_done(ah))
367                         break;
368
369                 if (ar9003_paprd_create_curve(ah, caldata, chain) != 0)
370                         break;
371
372                 chain_ok = 1;
373         }
374         kfree_skb(skb);
375
376         if (chain_ok) {
377                 caldata->paprd_done = true;
378                 ath_paprd_activate(sc);
379         }
380
381 fail_paprd:
382         ath9k_ps_restore(sc);
383 }
384
385 /*
386  *  This routine performs the periodic noise floor calibration function
387  *  that is used to adjust and optimize the chip performance.  This
388  *  takes environmental changes (location, temperature) into account.
389  *  When the task is complete, it reschedules itself depending on the
390  *  appropriate interval that was calculated.
391  */
392 void ath_ani_calibrate(unsigned long data)
393 {
394         struct ath_softc *sc = (struct ath_softc *)data;
395         struct ath_hw *ah = sc->sc_ah;
396         struct ath_common *common = ath9k_hw_common(ah);
397         bool longcal = false;
398         bool shortcal = false;
399         bool aniflag = false;
400         unsigned int timestamp = jiffies_to_msecs(jiffies);
401         u32 cal_interval, short_cal_interval, long_cal_interval;
402
403         if (ah->caldata && ah->caldata->nfcal_interference)
404                 long_cal_interval = ATH_LONG_CALINTERVAL_INT;
405         else
406                 long_cal_interval = ATH_LONG_CALINTERVAL;
407
408         short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
409                 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
410
411         /* Only calibrate if awake */
412         if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
413                 goto set_timer;
414
415         ath9k_ps_wakeup(sc);
416
417         /* Long calibration runs independently of short calibration. */
418         if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
419                 longcal = true;
420                 ath_print(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
421                 common->ani.longcal_timer = timestamp;
422         }
423
424         /* Short calibration applies only while caldone is false */
425         if (!common->ani.caldone) {
426                 if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
427                         shortcal = true;
428                         ath_print(common, ATH_DBG_ANI,
429                                   "shortcal @%lu\n", jiffies);
430                         common->ani.shortcal_timer = timestamp;
431                         common->ani.resetcal_timer = timestamp;
432                 }
433         } else {
434                 if ((timestamp - common->ani.resetcal_timer) >=
435                     ATH_RESTART_CALINTERVAL) {
436                         common->ani.caldone = ath9k_hw_reset_calvalid(ah);
437                         if (common->ani.caldone)
438                                 common->ani.resetcal_timer = timestamp;
439                 }
440         }
441
442         /* Verify whether we must check ANI */
443         if ((timestamp - common->ani.checkani_timer) >=
444              ah->config.ani_poll_interval) {
445                 aniflag = true;
446                 common->ani.checkani_timer = timestamp;
447         }
448
449         /* Skip all processing if there's nothing to do. */
450         if (longcal || shortcal || aniflag) {
451                 /* Call ANI routine if necessary */
452                 if (aniflag)
453                         ath9k_hw_ani_monitor(ah, ah->curchan);
454
455                 /* Perform calibration if necessary */
456                 if (longcal || shortcal) {
457                         common->ani.caldone =
458                                 ath9k_hw_calibrate(ah,
459                                                    ah->curchan,
460                                                    common->rx_chainmask,
461                                                    longcal);
462
463                         if (longcal)
464                                 common->ani.noise_floor = ath9k_hw_getchan_noise(ah,
465                                                                      ah->curchan);
466
467                         ath_print(common, ATH_DBG_ANI,
468                                   " calibrate chan %u/%x nf: %d\n",
469                                   ah->curchan->channel,
470                                   ah->curchan->channelFlags,
471                                   common->ani.noise_floor);
472                 }
473         }
474
475         ath9k_ps_restore(sc);
476
477 set_timer:
478         /*
479         * Set timer interval based on previous results.
480         * The interval must be the shortest necessary to satisfy ANI,
481         * short calibration and long calibration.
482         */
483         cal_interval = ATH_LONG_CALINTERVAL;
484         if (sc->sc_ah->config.enable_ani)
485                 cal_interval = min(cal_interval,
486                                    (u32)ah->config.ani_poll_interval);
487         if (!common->ani.caldone)
488                 cal_interval = min(cal_interval, (u32)short_cal_interval);
489
490         mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
491         if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
492                 if (!ah->caldata->paprd_done)
493                         ieee80211_queue_work(sc->hw, &sc->paprd_work);
494                 else
495                         ath_paprd_activate(sc);
496         }
497 }
498
499 /*
500  * Update tx/rx chainmask. For legacy association,
501  * hard code chainmask to 1x1, for 11n association, use
502  * the chainmask configuration, for bt coexistence, use
503  * the chainmask configuration even in legacy mode.
504  */
505 void ath_update_chainmask(struct ath_softc *sc, int is_ht)
506 {
507         struct ath_hw *ah = sc->sc_ah;
508         struct ath_common *common = ath9k_hw_common(ah);
509
510         if ((sc->sc_flags & SC_OP_OFFCHANNEL) || is_ht ||
511             (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
512                 common->tx_chainmask = ah->caps.tx_chainmask;
513                 common->rx_chainmask = ah->caps.rx_chainmask;
514         } else {
515                 common->tx_chainmask = 1;
516                 common->rx_chainmask = 1;
517         }
518
519         ath_print(common, ATH_DBG_CONFIG,
520                   "tx chmask: %d, rx chmask: %d\n",
521                   common->tx_chainmask,
522                   common->rx_chainmask);
523 }
524
525 static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
526 {
527         struct ath_node *an;
528
529         an = (struct ath_node *)sta->drv_priv;
530
531         if (sc->sc_flags & SC_OP_TXAGGR) {
532                 ath_tx_node_init(sc, an);
533                 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
534                                      sta->ht_cap.ampdu_factor);
535                 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
536                 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
537         }
538 }
539
540 static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
541 {
542         struct ath_node *an = (struct ath_node *)sta->drv_priv;
543
544         if (sc->sc_flags & SC_OP_TXAGGR)
545                 ath_tx_node_cleanup(sc, an);
546 }
547
548 void ath_hw_check(struct work_struct *work)
549 {
550         struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
551         int i;
552
553         ath9k_ps_wakeup(sc);
554
555         for (i = 0; i < 3; i++) {
556                 if (ath9k_hw_check_alive(sc->sc_ah))
557                         goto out;
558
559                 msleep(1);
560         }
561         ath_reset(sc, false);
562
563 out:
564         ath9k_ps_restore(sc);
565 }
566
567 void ath9k_tasklet(unsigned long data)
568 {
569         struct ath_softc *sc = (struct ath_softc *)data;
570         struct ath_hw *ah = sc->sc_ah;
571         struct ath_common *common = ath9k_hw_common(ah);
572
573         u32 status = sc->intrstatus;
574         u32 rxmask;
575
576         ath9k_ps_wakeup(sc);
577
578         if (status & ATH9K_INT_FATAL) {
579                 ath_reset(sc, false);
580                 ath9k_ps_restore(sc);
581                 return;
582         }
583
584         if (!ath9k_hw_check_alive(ah))
585                 ieee80211_queue_work(sc->hw, &sc->hw_check_work);
586
587         if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
588                 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
589                           ATH9K_INT_RXORN);
590         else
591                 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
592
593         if (status & rxmask) {
594                 spin_lock_bh(&sc->rx.rxflushlock);
595
596                 /* Check for high priority Rx first */
597                 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
598                     (status & ATH9K_INT_RXHP))
599                         ath_rx_tasklet(sc, 0, true);
600
601                 ath_rx_tasklet(sc, 0, false);
602                 spin_unlock_bh(&sc->rx.rxflushlock);
603         }
604
605         if (status & ATH9K_INT_TX) {
606                 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
607                         ath_tx_edma_tasklet(sc);
608                 else
609                         ath_tx_tasklet(sc);
610         }
611
612         if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
613                 /*
614                  * TSF sync does not look correct; remain awake to sync with
615                  * the next Beacon.
616                  */
617                 ath_print(common, ATH_DBG_PS,
618                           "TSFOOR - Sync with next Beacon\n");
619                 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
620         }
621
622         if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
623                 if (status & ATH9K_INT_GENTIMER)
624                         ath_gen_timer_isr(sc->sc_ah);
625
626         /* re-enable hardware interrupt */
627         ath9k_hw_set_interrupts(ah, ah->imask);
628         ath9k_ps_restore(sc);
629 }
630
631 irqreturn_t ath_isr(int irq, void *dev)
632 {
633 #define SCHED_INTR (                            \
634                 ATH9K_INT_FATAL |               \
635                 ATH9K_INT_RXORN |               \
636                 ATH9K_INT_RXEOL |               \
637                 ATH9K_INT_RX |                  \
638                 ATH9K_INT_RXLP |                \
639                 ATH9K_INT_RXHP |                \
640                 ATH9K_INT_TX |                  \
641                 ATH9K_INT_BMISS |               \
642                 ATH9K_INT_CST |                 \
643                 ATH9K_INT_TSFOOR |              \
644                 ATH9K_INT_GENTIMER)
645
646         struct ath_softc *sc = dev;
647         struct ath_hw *ah = sc->sc_ah;
648         enum ath9k_int status;
649         bool sched = false;
650
651         /*
652          * The hardware is not ready/present, don't
653          * touch anything. Note this can happen early
654          * on if the IRQ is shared.
655          */
656         if (sc->sc_flags & SC_OP_INVALID)
657                 return IRQ_NONE;
658
659
660         /* shared irq, not for us */
661
662         if (!ath9k_hw_intrpend(ah))
663                 return IRQ_NONE;
664
665         /*
666          * Figure out the reason(s) for the interrupt.  Note
667          * that the hal returns a pseudo-ISR that may include
668          * bits we haven't explicitly enabled so we mask the
669          * value to insure we only process bits we requested.
670          */
671         ath9k_hw_getisr(ah, &status);   /* NB: clears ISR too */
672         status &= ah->imask;    /* discard unasked-for bits */
673
674         /*
675          * If there are no status bits set, then this interrupt was not
676          * for me (should have been caught above).
677          */
678         if (!status)
679                 return IRQ_NONE;
680
681         /* Cache the status */
682         sc->intrstatus = status;
683
684         if (status & SCHED_INTR)
685                 sched = true;
686
687         /*
688          * If a FATAL or RXORN interrupt is received, we have to reset the
689          * chip immediately.
690          */
691         if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
692             !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
693                 goto chip_reset;
694
695         if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
696             (status & ATH9K_INT_BB_WATCHDOG)) {
697                 ar9003_hw_bb_watchdog_dbg_info(ah);
698                 goto chip_reset;
699         }
700
701         if (status & ATH9K_INT_SWBA)
702                 tasklet_schedule(&sc->bcon_tasklet);
703
704         if (status & ATH9K_INT_TXURN)
705                 ath9k_hw_updatetxtriglevel(ah, true);
706
707         if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
708                 if (status & ATH9K_INT_RXEOL) {
709                         ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
710                         ath9k_hw_set_interrupts(ah, ah->imask);
711                 }
712         }
713
714         if (status & ATH9K_INT_MIB) {
715                 /*
716                  * Disable interrupts until we service the MIB
717                  * interrupt; otherwise it will continue to
718                  * fire.
719                  */
720                 ath9k_hw_set_interrupts(ah, 0);
721                 /*
722                  * Let the hal handle the event. We assume
723                  * it will clear whatever condition caused
724                  * the interrupt.
725                  */
726                 ath9k_hw_procmibevent(ah);
727                 ath9k_hw_set_interrupts(ah, ah->imask);
728         }
729
730         if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
731                 if (status & ATH9K_INT_TIM_TIMER) {
732                         /* Clear RxAbort bit so that we can
733                          * receive frames */
734                         ath9k_setpower(sc, ATH9K_PM_AWAKE);
735                         ath9k_hw_setrxabort(sc->sc_ah, 0);
736                         sc->ps_flags |= PS_WAIT_FOR_BEACON;
737                 }
738
739 chip_reset:
740
741         ath_debug_stat_interrupt(sc, status);
742
743         if (sched) {
744                 /* turn off every interrupt except SWBA */
745                 ath9k_hw_set_interrupts(ah, (ah->imask & ATH9K_INT_SWBA));
746                 tasklet_schedule(&sc->intr_tq);
747         }
748
749         return IRQ_HANDLED;
750
751 #undef SCHED_INTR
752 }
753
754 static u32 ath_get_extchanmode(struct ath_softc *sc,
755                                struct ieee80211_channel *chan,
756                                enum nl80211_channel_type channel_type)
757 {
758         u32 chanmode = 0;
759
760         switch (chan->band) {
761         case IEEE80211_BAND_2GHZ:
762                 switch(channel_type) {
763                 case NL80211_CHAN_NO_HT:
764                 case NL80211_CHAN_HT20:
765                         chanmode = CHANNEL_G_HT20;
766                         break;
767                 case NL80211_CHAN_HT40PLUS:
768                         chanmode = CHANNEL_G_HT40PLUS;
769                         break;
770                 case NL80211_CHAN_HT40MINUS:
771                         chanmode = CHANNEL_G_HT40MINUS;
772                         break;
773                 }
774                 break;
775         case IEEE80211_BAND_5GHZ:
776                 switch(channel_type) {
777                 case NL80211_CHAN_NO_HT:
778                 case NL80211_CHAN_HT20:
779                         chanmode = CHANNEL_A_HT20;
780                         break;
781                 case NL80211_CHAN_HT40PLUS:
782                         chanmode = CHANNEL_A_HT40PLUS;
783                         break;
784                 case NL80211_CHAN_HT40MINUS:
785                         chanmode = CHANNEL_A_HT40MINUS;
786                         break;
787                 }
788                 break;
789         default:
790                 break;
791         }
792
793         return chanmode;
794 }
795
796 static void ath9k_bss_assoc_info(struct ath_softc *sc,
797                                  struct ieee80211_vif *vif,
798                                  struct ieee80211_bss_conf *bss_conf)
799 {
800         struct ath_hw *ah = sc->sc_ah;
801         struct ath_common *common = ath9k_hw_common(ah);
802
803         if (bss_conf->assoc) {
804                 ath_print(common, ATH_DBG_CONFIG,
805                           "Bss Info ASSOC %d, bssid: %pM\n",
806                            bss_conf->aid, common->curbssid);
807
808                 /* New association, store aid */
809                 common->curaid = bss_conf->aid;
810                 ath9k_hw_write_associd(ah);
811
812                 /*
813                  * Request a re-configuration of Beacon related timers
814                  * on the receipt of the first Beacon frame (i.e.,
815                  * after time sync with the AP).
816                  */
817                 sc->ps_flags |= PS_BEACON_SYNC;
818
819                 /* Configure the beacon */
820                 ath_beacon_config(sc, vif);
821
822                 /* Reset rssi stats */
823                 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
824
825                 sc->sc_flags |= SC_OP_ANI_RUN;
826                 ath_start_ani(common);
827         } else {
828                 ath_print(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
829                 common->curaid = 0;
830                 /* Stop ANI */
831                 sc->sc_flags &= ~SC_OP_ANI_RUN;
832                 del_timer_sync(&common->ani.timer);
833         }
834 }
835
836 void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
837 {
838         struct ath_hw *ah = sc->sc_ah;
839         struct ath_common *common = ath9k_hw_common(ah);
840         struct ieee80211_channel *channel = hw->conf.channel;
841         int r;
842
843         ath9k_ps_wakeup(sc);
844         ath9k_hw_configpcipowersave(ah, 0, 0);
845
846         if (!ah->curchan)
847                 ah->curchan = ath_get_curchannel(sc, sc->hw);
848
849         spin_lock_bh(&sc->sc_resetlock);
850         r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
851         if (r) {
852                 ath_print(common, ATH_DBG_FATAL,
853                           "Unable to reset channel (%u MHz), "
854                           "reset status %d\n",
855                           channel->center_freq, r);
856         }
857         spin_unlock_bh(&sc->sc_resetlock);
858
859         ath_update_txpow(sc);
860         if (ath_startrecv(sc) != 0) {
861                 ath_print(common, ATH_DBG_FATAL,
862                           "Unable to restart recv logic\n");
863                 return;
864         }
865
866         if (sc->sc_flags & SC_OP_BEACONS)
867                 ath_beacon_config(sc, NULL);    /* restart beacons */
868
869         /* Re-Enable  interrupts */
870         ath9k_hw_set_interrupts(ah, ah->imask);
871
872         /* Enable LED */
873         ath9k_hw_cfg_output(ah, ah->led_pin,
874                             AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
875         ath9k_hw_set_gpio(ah, ah->led_pin, 0);
876
877         ieee80211_wake_queues(hw);
878         ath9k_ps_restore(sc);
879 }
880
881 void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
882 {
883         struct ath_hw *ah = sc->sc_ah;
884         struct ieee80211_channel *channel = hw->conf.channel;
885         int r;
886
887         ath9k_ps_wakeup(sc);
888         ieee80211_stop_queues(hw);
889
890         /*
891          * Keep the LED on when the radio is disabled
892          * during idle unassociated state.
893          */
894         if (!sc->ps_idle) {
895                 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
896                 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
897         }
898
899         /* Disable interrupts */
900         ath9k_hw_set_interrupts(ah, 0);
901
902         ath_drain_all_txq(sc, false);   /* clear pending tx frames */
903         ath_stoprecv(sc);               /* turn off frame recv */
904         ath_flushrecv(sc);              /* flush recv queue */
905
906         if (!ah->curchan)
907                 ah->curchan = ath_get_curchannel(sc, hw);
908
909         spin_lock_bh(&sc->sc_resetlock);
910         r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
911         if (r) {
912                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
913                           "Unable to reset channel (%u MHz), "
914                           "reset status %d\n",
915                           channel->center_freq, r);
916         }
917         spin_unlock_bh(&sc->sc_resetlock);
918
919         ath9k_hw_phy_disable(ah);
920         ath9k_hw_configpcipowersave(ah, 1, 1);
921         ath9k_ps_restore(sc);
922         ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
923 }
924
925 int ath_reset(struct ath_softc *sc, bool retry_tx)
926 {
927         struct ath_hw *ah = sc->sc_ah;
928         struct ath_common *common = ath9k_hw_common(ah);
929         struct ieee80211_hw *hw = sc->hw;
930         int r;
931
932         /* Stop ANI */
933         del_timer_sync(&common->ani.timer);
934
935         ieee80211_stop_queues(hw);
936
937         ath9k_hw_set_interrupts(ah, 0);
938         ath_drain_all_txq(sc, retry_tx);
939         ath_stoprecv(sc);
940         ath_flushrecv(sc);
941
942         spin_lock_bh(&sc->sc_resetlock);
943         r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
944         if (r)
945                 ath_print(common, ATH_DBG_FATAL,
946                           "Unable to reset hardware; reset status %d\n", r);
947         spin_unlock_bh(&sc->sc_resetlock);
948
949         if (ath_startrecv(sc) != 0)
950                 ath_print(common, ATH_DBG_FATAL,
951                           "Unable to start recv logic\n");
952
953         /*
954          * We may be doing a reset in response to a request
955          * that changes the channel so update any state that
956          * might change as a result.
957          */
958         ath_cache_conf_rate(sc, &hw->conf);
959
960         ath_update_txpow(sc);
961
962         if ((sc->sc_flags & SC_OP_BEACONS) || !(sc->sc_flags & (SC_OP_OFFCHANNEL)))
963                 ath_beacon_config(sc, NULL);    /* restart beacons */
964
965         ath9k_hw_set_interrupts(ah, ah->imask);
966
967         if (retry_tx) {
968                 int i;
969                 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
970                         if (ATH_TXQ_SETUP(sc, i)) {
971                                 spin_lock_bh(&sc->tx.txq[i].axq_lock);
972                                 ath_txq_schedule(sc, &sc->tx.txq[i]);
973                                 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
974                         }
975                 }
976         }
977
978         ieee80211_wake_queues(hw);
979
980         /* Start ANI */
981         ath_start_ani(common);
982
983         return r;
984 }
985
986 static int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
987 {
988         int qnum;
989
990         switch (queue) {
991         case 0:
992                 qnum = sc->tx.hwq_map[WME_AC_VO];
993                 break;
994         case 1:
995                 qnum = sc->tx.hwq_map[WME_AC_VI];
996                 break;
997         case 2:
998                 qnum = sc->tx.hwq_map[WME_AC_BE];
999                 break;
1000         case 3:
1001                 qnum = sc->tx.hwq_map[WME_AC_BK];
1002                 break;
1003         default:
1004                 qnum = sc->tx.hwq_map[WME_AC_BE];
1005                 break;
1006         }
1007
1008         return qnum;
1009 }
1010
1011 int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1012 {
1013         int qnum;
1014
1015         switch (queue) {
1016         case WME_AC_VO:
1017                 qnum = 0;
1018                 break;
1019         case WME_AC_VI:
1020                 qnum = 1;
1021                 break;
1022         case WME_AC_BE:
1023                 qnum = 2;
1024                 break;
1025         case WME_AC_BK:
1026                 qnum = 3;
1027                 break;
1028         default:
1029                 qnum = -1;
1030                 break;
1031         }
1032
1033         return qnum;
1034 }
1035
1036 /* XXX: Remove me once we don't depend on ath9k_channel for all
1037  * this redundant data */
1038 void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1039                            struct ath9k_channel *ichan)
1040 {
1041         struct ieee80211_channel *chan = hw->conf.channel;
1042         struct ieee80211_conf *conf = &hw->conf;
1043
1044         ichan->channel = chan->center_freq;
1045         ichan->chan = chan;
1046
1047         if (chan->band == IEEE80211_BAND_2GHZ) {
1048                 ichan->chanmode = CHANNEL_G;
1049                 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
1050         } else {
1051                 ichan->chanmode = CHANNEL_A;
1052                 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1053         }
1054
1055         if (conf_is_ht(conf))
1056                 ichan->chanmode = ath_get_extchanmode(sc, chan,
1057                                             conf->channel_type);
1058 }
1059
1060 /**********************/
1061 /* mac80211 callbacks */
1062 /**********************/
1063
1064 static int ath9k_start(struct ieee80211_hw *hw)
1065 {
1066         struct ath_wiphy *aphy = hw->priv;
1067         struct ath_softc *sc = aphy->sc;
1068         struct ath_hw *ah = sc->sc_ah;
1069         struct ath_common *common = ath9k_hw_common(ah);
1070         struct ieee80211_channel *curchan = hw->conf.channel;
1071         struct ath9k_channel *init_channel;
1072         int r;
1073
1074         ath_print(common, ATH_DBG_CONFIG,
1075                   "Starting driver with initial channel: %d MHz\n",
1076                   curchan->center_freq);
1077
1078         mutex_lock(&sc->mutex);
1079
1080         if (ath9k_wiphy_started(sc)) {
1081                 if (sc->chan_idx == curchan->hw_value) {
1082                         /*
1083                          * Already on the operational channel, the new wiphy
1084                          * can be marked active.
1085                          */
1086                         aphy->state = ATH_WIPHY_ACTIVE;
1087                         ieee80211_wake_queues(hw);
1088                 } else {
1089                         /*
1090                          * Another wiphy is on another channel, start the new
1091                          * wiphy in paused state.
1092                          */
1093                         aphy->state = ATH_WIPHY_PAUSED;
1094                         ieee80211_stop_queues(hw);
1095                 }
1096                 mutex_unlock(&sc->mutex);
1097                 return 0;
1098         }
1099         aphy->state = ATH_WIPHY_ACTIVE;
1100
1101         /* setup initial channel */
1102
1103         sc->chan_idx = curchan->hw_value;
1104
1105         init_channel = ath_get_curchannel(sc, hw);
1106
1107         /* Reset SERDES registers */
1108         ath9k_hw_configpcipowersave(ah, 0, 0);
1109
1110         /*
1111          * The basic interface to setting the hardware in a good
1112          * state is ``reset''.  On return the hardware is known to
1113          * be powered up and with interrupts disabled.  This must
1114          * be followed by initialization of the appropriate bits
1115          * and then setup of the interrupt mask.
1116          */
1117         spin_lock_bh(&sc->sc_resetlock);
1118         r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
1119         if (r) {
1120                 ath_print(common, ATH_DBG_FATAL,
1121                           "Unable to reset hardware; reset status %d "
1122                           "(freq %u MHz)\n", r,
1123                           curchan->center_freq);
1124                 spin_unlock_bh(&sc->sc_resetlock);
1125                 goto mutex_unlock;
1126         }
1127         spin_unlock_bh(&sc->sc_resetlock);
1128
1129         /*
1130          * This is needed only to setup initial state
1131          * but it's best done after a reset.
1132          */
1133         ath_update_txpow(sc);
1134
1135         /*
1136          * Setup the hardware after reset:
1137          * The receive engine is set going.
1138          * Frame transmit is handled entirely
1139          * in the frame output path; there's nothing to do
1140          * here except setup the interrupt mask.
1141          */
1142         if (ath_startrecv(sc) != 0) {
1143                 ath_print(common, ATH_DBG_FATAL,
1144                           "Unable to start recv logic\n");
1145                 r = -EIO;
1146                 goto mutex_unlock;
1147         }
1148
1149         /* Setup our intr mask. */
1150         ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
1151                     ATH9K_INT_RXORN | ATH9K_INT_FATAL |
1152                     ATH9K_INT_GLOBAL;
1153
1154         if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
1155                 ah->imask |= ATH9K_INT_RXHP |
1156                              ATH9K_INT_RXLP |
1157                              ATH9K_INT_BB_WATCHDOG;
1158         else
1159                 ah->imask |= ATH9K_INT_RX;
1160
1161         ah->imask |= ATH9K_INT_GTT;
1162
1163         if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
1164                 ah->imask |= ATH9K_INT_CST;
1165
1166         ath_cache_conf_rate(sc, &hw->conf);
1167
1168         sc->sc_flags &= ~SC_OP_INVALID;
1169
1170         /* Disable BMISS interrupt when we're not associated */
1171         ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1172         ath9k_hw_set_interrupts(ah, ah->imask);
1173
1174         ieee80211_wake_queues(hw);
1175
1176         ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
1177
1178         if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
1179             !ah->btcoex_hw.enabled) {
1180                 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1181                                            AR_STOMP_LOW_WLAN_WGHT);
1182                 ath9k_hw_btcoex_enable(ah);
1183
1184                 if (common->bus_ops->bt_coex_prep)
1185                         common->bus_ops->bt_coex_prep(common);
1186                 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1187                         ath9k_btcoex_timer_resume(sc);
1188         }
1189
1190 mutex_unlock:
1191         mutex_unlock(&sc->mutex);
1192
1193         return r;
1194 }
1195
1196 static int ath9k_tx(struct ieee80211_hw *hw,
1197                     struct sk_buff *skb)
1198 {
1199         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1200         struct ath_wiphy *aphy = hw->priv;
1201         struct ath_softc *sc = aphy->sc;
1202         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1203         struct ath_tx_control txctl;
1204         int padpos, padsize;
1205         struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1206         int qnum;
1207
1208         if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
1209                 ath_print(common, ATH_DBG_XMIT,
1210                           "ath9k: %s: TX in unexpected wiphy state "
1211                           "%d\n", wiphy_name(hw->wiphy), aphy->state);
1212                 goto exit;
1213         }
1214
1215         if (sc->ps_enabled) {
1216                 /*
1217                  * mac80211 does not set PM field for normal data frames, so we
1218                  * need to update that based on the current PS mode.
1219                  */
1220                 if (ieee80211_is_data(hdr->frame_control) &&
1221                     !ieee80211_is_nullfunc(hdr->frame_control) &&
1222                     !ieee80211_has_pm(hdr->frame_control)) {
1223                         ath_print(common, ATH_DBG_PS, "Add PM=1 for a TX frame "
1224                                   "while in PS mode\n");
1225                         hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1226                 }
1227         }
1228
1229         if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
1230                 /*
1231                  * We are using PS-Poll and mac80211 can request TX while in
1232                  * power save mode. Need to wake up hardware for the TX to be
1233                  * completed and if needed, also for RX of buffered frames.
1234                  */
1235                 ath9k_ps_wakeup(sc);
1236                 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1237                         ath9k_hw_setrxabort(sc->sc_ah, 0);
1238                 if (ieee80211_is_pspoll(hdr->frame_control)) {
1239                         ath_print(common, ATH_DBG_PS,
1240                                   "Sending PS-Poll to pick a buffered frame\n");
1241                         sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
1242                 } else {
1243                         ath_print(common, ATH_DBG_PS,
1244                                   "Wake up to complete TX\n");
1245                         sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
1246                 }
1247                 /*
1248                  * The actual restore operation will happen only after
1249                  * the sc_flags bit is cleared. We are just dropping
1250                  * the ps_usecount here.
1251                  */
1252                 ath9k_ps_restore(sc);
1253         }
1254
1255         memset(&txctl, 0, sizeof(struct ath_tx_control));
1256
1257         /*
1258          * As a temporary workaround, assign seq# here; this will likely need
1259          * to be cleaned up to work better with Beacon transmission and virtual
1260          * BSSes.
1261          */
1262         if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1263                 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1264                         sc->tx.seq_no += 0x10;
1265                 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1266                 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1267         }
1268
1269         /* Add the padding after the header if this is not already done */
1270         padpos = ath9k_cmn_padpos(hdr->frame_control);
1271         padsize = padpos & 3;
1272         if (padsize && skb->len>padpos) {
1273                 if (skb_headroom(skb) < padsize)
1274                         return -1;
1275                 skb_push(skb, padsize);
1276                 memmove(skb->data, skb->data + padsize, padpos);
1277         }
1278
1279         qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
1280         txctl.txq = &sc->tx.txq[qnum];
1281
1282         ath_print(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
1283
1284         if (ath_tx_start(hw, skb, &txctl) != 0) {
1285                 ath_print(common, ATH_DBG_XMIT, "TX failed\n");
1286                 goto exit;
1287         }
1288
1289         return 0;
1290 exit:
1291         dev_kfree_skb_any(skb);
1292         return 0;
1293 }
1294
1295 static void ath9k_stop(struct ieee80211_hw *hw)
1296 {
1297         struct ath_wiphy *aphy = hw->priv;
1298         struct ath_softc *sc = aphy->sc;
1299         struct ath_hw *ah = sc->sc_ah;
1300         struct ath_common *common = ath9k_hw_common(ah);
1301         int i;
1302
1303         mutex_lock(&sc->mutex);
1304
1305         aphy->state = ATH_WIPHY_INACTIVE;
1306
1307         if (led_blink)
1308                 cancel_delayed_work_sync(&sc->ath_led_blink_work);
1309
1310         cancel_delayed_work_sync(&sc->tx_complete_work);
1311         cancel_work_sync(&sc->paprd_work);
1312         cancel_work_sync(&sc->hw_check_work);
1313
1314         for (i = 0; i < sc->num_sec_wiphy; i++) {
1315                 if (sc->sec_wiphy[i])
1316                         break;
1317         }
1318
1319         if (i == sc->num_sec_wiphy) {
1320                 cancel_delayed_work_sync(&sc->wiphy_work);
1321                 cancel_work_sync(&sc->chan_work);
1322         }
1323
1324         if (sc->sc_flags & SC_OP_INVALID) {
1325                 ath_print(common, ATH_DBG_ANY, "Device not present\n");
1326                 mutex_unlock(&sc->mutex);
1327                 return;
1328         }
1329
1330         if (ath9k_wiphy_started(sc)) {
1331                 mutex_unlock(&sc->mutex);
1332                 return; /* another wiphy still in use */
1333         }
1334
1335         /* Ensure HW is awake when we try to shut it down. */
1336         ath9k_ps_wakeup(sc);
1337
1338         if (ah->btcoex_hw.enabled) {
1339                 ath9k_hw_btcoex_disable(ah);
1340                 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1341                         ath9k_btcoex_timer_pause(sc);
1342         }
1343
1344         /* make sure h/w will not generate any interrupt
1345          * before setting the invalid flag. */
1346         ath9k_hw_set_interrupts(ah, 0);
1347
1348         if (!(sc->sc_flags & SC_OP_INVALID)) {
1349                 ath_drain_all_txq(sc, false);
1350                 ath_stoprecv(sc);
1351                 ath9k_hw_phy_disable(ah);
1352         } else
1353                 sc->rx.rxlink = NULL;
1354
1355         /* disable HAL and put h/w to sleep */
1356         ath9k_hw_disable(ah);
1357         ath9k_hw_configpcipowersave(ah, 1, 1);
1358         ath9k_ps_restore(sc);
1359
1360         /* Finally, put the chip in FULL SLEEP mode */
1361         ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1362
1363         sc->sc_flags |= SC_OP_INVALID;
1364
1365         mutex_unlock(&sc->mutex);
1366
1367         ath_print(common, ATH_DBG_CONFIG, "Driver halt\n");
1368 }
1369
1370 static int ath9k_add_interface(struct ieee80211_hw *hw,
1371                                struct ieee80211_vif *vif)
1372 {
1373         struct ath_wiphy *aphy = hw->priv;
1374         struct ath_softc *sc = aphy->sc;
1375         struct ath_hw *ah = sc->sc_ah;
1376         struct ath_common *common = ath9k_hw_common(ah);
1377         struct ath_vif *avp = (void *)vif->drv_priv;
1378         enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
1379         int ret = 0;
1380
1381         mutex_lock(&sc->mutex);
1382
1383         switch (vif->type) {
1384         case NL80211_IFTYPE_STATION:
1385                 ic_opmode = NL80211_IFTYPE_STATION;
1386                 break;
1387         case NL80211_IFTYPE_ADHOC:
1388         case NL80211_IFTYPE_AP:
1389         case NL80211_IFTYPE_MESH_POINT:
1390                 if (sc->nbcnvifs >= ATH_BCBUF) {
1391                         ret = -ENOBUFS;
1392                         goto out;
1393                 }
1394                 ic_opmode = vif->type;
1395                 break;
1396         default:
1397                 ath_print(common, ATH_DBG_FATAL,
1398                         "Interface type %d not yet supported\n", vif->type);
1399                 ret = -EOPNOTSUPP;
1400                 goto out;
1401         }
1402
1403         ath_print(common, ATH_DBG_CONFIG,
1404                   "Attach a VIF of type: %d\n", ic_opmode);
1405
1406         /* Set the VIF opmode */
1407         avp->av_opmode = ic_opmode;
1408         avp->av_bslot = -1;
1409
1410         sc->nvifs++;
1411
1412         ath9k_set_bssid_mask(hw, vif);
1413
1414         if (sc->nvifs > 1)
1415                 goto out; /* skip global settings for secondary vif */
1416
1417         if (ic_opmode == NL80211_IFTYPE_AP) {
1418                 ath9k_hw_set_tsfadjust(ah, 1);
1419                 sc->sc_flags |= SC_OP_TSF_RESET;
1420         }
1421
1422         /* Set the device opmode */
1423         ah->opmode = ic_opmode;
1424
1425         /*
1426          * Enable MIB interrupts when there are hardware phy counters.
1427          * Note we only do this (at the moment) for station mode.
1428          */
1429         if ((vif->type == NL80211_IFTYPE_STATION) ||
1430             (vif->type == NL80211_IFTYPE_ADHOC) ||
1431             (vif->type == NL80211_IFTYPE_MESH_POINT)) {
1432                 if (ah->config.enable_ani)
1433                         ah->imask |= ATH9K_INT_MIB;
1434                 ah->imask |= ATH9K_INT_TSFOOR;
1435         }
1436
1437         ath9k_hw_set_interrupts(ah, ah->imask);
1438
1439         if (vif->type == NL80211_IFTYPE_AP    ||
1440             vif->type == NL80211_IFTYPE_ADHOC ||
1441             vif->type == NL80211_IFTYPE_MONITOR) {
1442                 sc->sc_flags |= SC_OP_ANI_RUN;
1443                 ath_start_ani(common);
1444         }
1445
1446 out:
1447         mutex_unlock(&sc->mutex);
1448         return ret;
1449 }
1450
1451 static void ath9k_remove_interface(struct ieee80211_hw *hw,
1452                                    struct ieee80211_vif *vif)
1453 {
1454         struct ath_wiphy *aphy = hw->priv;
1455         struct ath_softc *sc = aphy->sc;
1456         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1457         struct ath_vif *avp = (void *)vif->drv_priv;
1458         int i;
1459
1460         ath_print(common, ATH_DBG_CONFIG, "Detach Interface\n");
1461
1462         mutex_lock(&sc->mutex);
1463
1464         /* Stop ANI */
1465         sc->sc_flags &= ~SC_OP_ANI_RUN;
1466         del_timer_sync(&common->ani.timer);
1467
1468         /* Reclaim beacon resources */
1469         if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
1470             (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
1471             (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
1472                 ath9k_ps_wakeup(sc);
1473                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1474                 ath9k_ps_restore(sc);
1475         }
1476
1477         ath_beacon_return(sc, avp);
1478         sc->sc_flags &= ~SC_OP_BEACONS;
1479
1480         for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1481                 if (sc->beacon.bslot[i] == vif) {
1482                         printk(KERN_DEBUG "%s: vif had allocated beacon "
1483                                "slot\n", __func__);
1484                         sc->beacon.bslot[i] = NULL;
1485                         sc->beacon.bslot_aphy[i] = NULL;
1486                 }
1487         }
1488
1489         sc->nvifs--;
1490
1491         mutex_unlock(&sc->mutex);
1492 }
1493
1494 void ath9k_enable_ps(struct ath_softc *sc)
1495 {
1496         struct ath_hw *ah = sc->sc_ah;
1497
1498         sc->ps_enabled = true;
1499         if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1500                 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1501                         ah->imask |= ATH9K_INT_TIM_TIMER;
1502                         ath9k_hw_set_interrupts(ah, ah->imask);
1503                 }
1504                 ath9k_hw_setrxabort(ah, 1);
1505         }
1506 }
1507
1508 static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
1509 {
1510         struct ath_wiphy *aphy = hw->priv;
1511         struct ath_softc *sc = aphy->sc;
1512         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1513         struct ieee80211_conf *conf = &hw->conf;
1514         struct ath_hw *ah = sc->sc_ah;
1515         bool disable_radio;
1516
1517         mutex_lock(&sc->mutex);
1518
1519         /*
1520          * Leave this as the first check because we need to turn on the
1521          * radio if it was disabled before prior to processing the rest
1522          * of the changes. Likewise we must only disable the radio towards
1523          * the end.
1524          */
1525         if (changed & IEEE80211_CONF_CHANGE_IDLE) {
1526                 bool enable_radio;
1527                 bool all_wiphys_idle;
1528                 bool idle = !!(conf->flags & IEEE80211_CONF_IDLE);
1529
1530                 spin_lock_bh(&sc->wiphy_lock);
1531                 all_wiphys_idle =  ath9k_all_wiphys_idle(sc);
1532                 ath9k_set_wiphy_idle(aphy, idle);
1533
1534                 enable_radio = (!idle && all_wiphys_idle);
1535
1536                 /*
1537                  * After we unlock here its possible another wiphy
1538                  * can be re-renabled so to account for that we will
1539                  * only disable the radio toward the end of this routine
1540                  * if by then all wiphys are still idle.
1541                  */
1542                 spin_unlock_bh(&sc->wiphy_lock);
1543
1544                 if (enable_radio) {
1545                         sc->ps_idle = false;
1546                         ath_radio_enable(sc, hw);
1547                         ath_print(common, ATH_DBG_CONFIG,
1548                                   "not-idle: enabling radio\n");
1549                 }
1550         }
1551
1552         /*
1553          * We just prepare to enable PS. We have to wait until our AP has
1554          * ACK'd our null data frame to disable RX otherwise we'll ignore
1555          * those ACKs and end up retransmitting the same null data frames.
1556          * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1557          */
1558         if (changed & IEEE80211_CONF_CHANGE_PS) {
1559                 unsigned long flags;
1560                 spin_lock_irqsave(&sc->sc_pm_lock, flags);
1561                 if (conf->flags & IEEE80211_CONF_PS) {
1562                         sc->ps_flags |= PS_ENABLED;
1563                         /*
1564                          * At this point we know hardware has received an ACK
1565                          * of a previously sent null data frame.
1566                          */
1567                         if ((sc->ps_flags & PS_NULLFUNC_COMPLETED)) {
1568                                 sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
1569                                 ath9k_enable_ps(sc);
1570                         }
1571                 } else {
1572                         sc->ps_enabled = false;
1573                         sc->ps_flags &= ~(PS_ENABLED |
1574                                           PS_NULLFUNC_COMPLETED);
1575                         ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
1576                         if (!(ah->caps.hw_caps &
1577                               ATH9K_HW_CAP_AUTOSLEEP)) {
1578                                 ath9k_hw_setrxabort(sc->sc_ah, 0);
1579                                 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1580                                                   PS_WAIT_FOR_CAB |
1581                                                   PS_WAIT_FOR_PSPOLL_DATA |
1582                                                   PS_WAIT_FOR_TX_ACK);
1583                                 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1584                                         ah->imask &= ~ATH9K_INT_TIM_TIMER;
1585                                         ath9k_hw_set_interrupts(sc->sc_ah,
1586                                                         ah->imask);
1587                                 }
1588                         }
1589                 }
1590                 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1591         }
1592
1593         if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1594                 if (conf->flags & IEEE80211_CONF_MONITOR) {
1595                         ath_print(common, ATH_DBG_CONFIG,
1596                                   "HW opmode set to Monitor mode\n");
1597                         sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1598                 }
1599         }
1600
1601         if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
1602                 struct ieee80211_channel *curchan = hw->conf.channel;
1603                 int pos = curchan->hw_value;
1604
1605                 aphy->chan_idx = pos;
1606                 aphy->chan_is_ht = conf_is_ht(conf);
1607                 if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
1608                         sc->sc_flags |= SC_OP_OFFCHANNEL;
1609                 else
1610                         sc->sc_flags &= ~SC_OP_OFFCHANNEL;
1611
1612                 if (aphy->state == ATH_WIPHY_SCAN ||
1613                     aphy->state == ATH_WIPHY_ACTIVE)
1614                         ath9k_wiphy_pause_all_forced(sc, aphy);
1615                 else {
1616                         /*
1617                          * Do not change operational channel based on a paused
1618                          * wiphy changes.
1619                          */
1620                         goto skip_chan_change;
1621                 }
1622
1623                 ath_print(common, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
1624                           curchan->center_freq);
1625
1626                 /* XXX: remove me eventualy */
1627                 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
1628
1629                 ath_update_chainmask(sc, conf_is_ht(conf));
1630
1631                 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
1632                         ath_print(common, ATH_DBG_FATAL,
1633                                   "Unable to set channel\n");
1634                         mutex_unlock(&sc->mutex);
1635                         return -EINVAL;
1636                 }
1637         }
1638
1639 skip_chan_change:
1640         if (changed & IEEE80211_CONF_CHANGE_POWER) {
1641                 sc->config.txpowlimit = 2 * conf->power_level;
1642                 ath_update_txpow(sc);
1643         }
1644
1645         spin_lock_bh(&sc->wiphy_lock);
1646         disable_radio = ath9k_all_wiphys_idle(sc);
1647         spin_unlock_bh(&sc->wiphy_lock);
1648
1649         if (disable_radio) {
1650                 ath_print(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
1651                 sc->ps_idle = true;
1652                 ath_radio_disable(sc, hw);
1653         }
1654
1655         mutex_unlock(&sc->mutex);
1656
1657         return 0;
1658 }
1659
1660 #define SUPPORTED_FILTERS                       \
1661         (FIF_PROMISC_IN_BSS |                   \
1662         FIF_ALLMULTI |                          \
1663         FIF_CONTROL |                           \
1664         FIF_PSPOLL |                            \
1665         FIF_OTHER_BSS |                         \
1666         FIF_BCN_PRBRESP_PROMISC |               \
1667         FIF_FCSFAIL)
1668
1669 /* FIXME: sc->sc_full_reset ? */
1670 static void ath9k_configure_filter(struct ieee80211_hw *hw,
1671                                    unsigned int changed_flags,
1672                                    unsigned int *total_flags,
1673                                    u64 multicast)
1674 {
1675         struct ath_wiphy *aphy = hw->priv;
1676         struct ath_softc *sc = aphy->sc;
1677         u32 rfilt;
1678
1679         changed_flags &= SUPPORTED_FILTERS;
1680         *total_flags &= SUPPORTED_FILTERS;
1681
1682         sc->rx.rxfilter = *total_flags;
1683         ath9k_ps_wakeup(sc);
1684         rfilt = ath_calcrxfilter(sc);
1685         ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
1686         ath9k_ps_restore(sc);
1687
1688         ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
1689                   "Set HW RX filter: 0x%x\n", rfilt);
1690 }
1691
1692 static int ath9k_sta_add(struct ieee80211_hw *hw,
1693                          struct ieee80211_vif *vif,
1694                          struct ieee80211_sta *sta)
1695 {
1696         struct ath_wiphy *aphy = hw->priv;
1697         struct ath_softc *sc = aphy->sc;
1698
1699         ath_node_attach(sc, sta);
1700
1701         return 0;
1702 }
1703
1704 static int ath9k_sta_remove(struct ieee80211_hw *hw,
1705                             struct ieee80211_vif *vif,
1706                             struct ieee80211_sta *sta)
1707 {
1708         struct ath_wiphy *aphy = hw->priv;
1709         struct ath_softc *sc = aphy->sc;
1710
1711         ath_node_detach(sc, sta);
1712
1713         return 0;
1714 }
1715
1716 static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
1717                          const struct ieee80211_tx_queue_params *params)
1718 {
1719         struct ath_wiphy *aphy = hw->priv;
1720         struct ath_softc *sc = aphy->sc;
1721         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1722         struct ath9k_tx_queue_info qi;
1723         int ret = 0, qnum;
1724
1725         if (queue >= WME_NUM_AC)
1726                 return 0;
1727
1728         mutex_lock(&sc->mutex);
1729
1730         memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1731
1732         qi.tqi_aifs = params->aifs;
1733         qi.tqi_cwmin = params->cw_min;
1734         qi.tqi_cwmax = params->cw_max;
1735         qi.tqi_burstTime = params->txop;
1736         qnum = ath_get_hal_qnum(queue, sc);
1737
1738         ath_print(common, ATH_DBG_CONFIG,
1739                   "Configure tx [queue/halq] [%d/%d],  "
1740                   "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1741                   queue, qnum, params->aifs, params->cw_min,
1742                   params->cw_max, params->txop);
1743
1744         ret = ath_txq_update(sc, qnum, &qi);
1745         if (ret)
1746                 ath_print(common, ATH_DBG_FATAL, "TXQ Update failed\n");
1747
1748         if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
1749                 if ((qnum == sc->tx.hwq_map[WME_AC_BE]) && !ret)
1750                         ath_beaconq_config(sc);
1751
1752         mutex_unlock(&sc->mutex);
1753
1754         return ret;
1755 }
1756
1757 static int ath9k_set_key(struct ieee80211_hw *hw,
1758                          enum set_key_cmd cmd,
1759                          struct ieee80211_vif *vif,
1760                          struct ieee80211_sta *sta,
1761                          struct ieee80211_key_conf *key)
1762 {
1763         struct ath_wiphy *aphy = hw->priv;
1764         struct ath_softc *sc = aphy->sc;
1765         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1766         int ret = 0;
1767
1768         if (modparam_nohwcrypt)
1769                 return -ENOSPC;
1770
1771         mutex_lock(&sc->mutex);
1772         ath9k_ps_wakeup(sc);
1773         ath_print(common, ATH_DBG_CONFIG, "Set HW Key\n");
1774
1775         switch (cmd) {
1776         case SET_KEY:
1777                 ret = ath_key_config(common, vif, sta, key);
1778                 if (ret >= 0) {
1779                         key->hw_key_idx = ret;
1780                         /* push IV and Michael MIC generation to stack */
1781                         key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
1782                         if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
1783                                 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
1784                         if (sc->sc_ah->sw_mgmt_crypto &&
1785                             key->cipher == WLAN_CIPHER_SUITE_CCMP)
1786                                 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
1787                         ret = 0;
1788                 }
1789                 break;
1790         case DISABLE_KEY:
1791                 ath_key_delete(common, key);
1792                 break;
1793         default:
1794                 ret = -EINVAL;
1795         }
1796
1797         ath9k_ps_restore(sc);
1798         mutex_unlock(&sc->mutex);
1799
1800         return ret;
1801 }
1802
1803 static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
1804                                    struct ieee80211_vif *vif,
1805                                    struct ieee80211_bss_conf *bss_conf,
1806                                    u32 changed)
1807 {
1808         struct ath_wiphy *aphy = hw->priv;
1809         struct ath_softc *sc = aphy->sc;
1810         struct ath_hw *ah = sc->sc_ah;
1811         struct ath_common *common = ath9k_hw_common(ah);
1812         struct ath_vif *avp = (void *)vif->drv_priv;
1813         int slottime;
1814         int error;
1815
1816         mutex_lock(&sc->mutex);
1817
1818         if (changed & BSS_CHANGED_BSSID) {
1819                 /* Set BSSID */
1820                 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1821                 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
1822                 common->curaid = 0;
1823                 ath9k_hw_write_associd(ah);
1824
1825                 /* Set aggregation protection mode parameters */
1826                 sc->config.ath_aggr_prot = 0;
1827
1828                 /* Only legacy IBSS for now */
1829                 if (vif->type == NL80211_IFTYPE_ADHOC)
1830                         ath_update_chainmask(sc, 0);
1831
1832                 ath_print(common, ATH_DBG_CONFIG,
1833                           "BSSID: %pM aid: 0x%x\n",
1834                           common->curbssid, common->curaid);
1835
1836                 /* need to reconfigure the beacon */
1837                 sc->sc_flags &= ~SC_OP_BEACONS ;
1838         }
1839
1840         /* Enable transmission of beacons (AP, IBSS, MESH) */
1841         if ((changed & BSS_CHANGED_BEACON) ||
1842             ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
1843                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1844                 error = ath_beacon_alloc(aphy, vif);
1845                 if (!error)
1846                         ath_beacon_config(sc, vif);
1847         }
1848
1849         if (changed & BSS_CHANGED_ERP_SLOT) {
1850                 if (bss_conf->use_short_slot)
1851                         slottime = 9;
1852                 else
1853                         slottime = 20;
1854                 if (vif->type == NL80211_IFTYPE_AP) {
1855                         /*
1856                          * Defer update, so that connected stations can adjust
1857                          * their settings at the same time.
1858                          * See beacon.c for more details
1859                          */
1860                         sc->beacon.slottime = slottime;
1861                         sc->beacon.updateslot = UPDATE;
1862                 } else {
1863                         ah->slottime = slottime;
1864                         ath9k_hw_init_global_settings(ah);
1865                 }
1866         }
1867
1868         /* Disable transmission of beacons */
1869         if ((changed & BSS_CHANGED_BEACON_ENABLED) && !bss_conf->enable_beacon)
1870                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1871
1872         if (changed & BSS_CHANGED_BEACON_INT) {
1873                 sc->beacon_interval = bss_conf->beacon_int;
1874                 /*
1875                  * In case of AP mode, the HW TSF has to be reset
1876                  * when the beacon interval changes.
1877                  */
1878                 if (vif->type == NL80211_IFTYPE_AP) {
1879                         sc->sc_flags |= SC_OP_TSF_RESET;
1880                         ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1881                         error = ath_beacon_alloc(aphy, vif);
1882                         if (!error)
1883                                 ath_beacon_config(sc, vif);
1884                 } else {
1885                         ath_beacon_config(sc, vif);
1886                 }
1887         }
1888
1889         if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1890                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
1891                           bss_conf->use_short_preamble);
1892                 if (bss_conf->use_short_preamble)
1893                         sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
1894                 else
1895                         sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
1896         }
1897
1898         if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1899                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
1900                           bss_conf->use_cts_prot);
1901                 if (bss_conf->use_cts_prot &&
1902                     hw->conf.channel->band != IEEE80211_BAND_5GHZ)
1903                         sc->sc_flags |= SC_OP_PROTECT_ENABLE;
1904                 else
1905                         sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
1906         }
1907
1908         if (changed & BSS_CHANGED_ASSOC) {
1909                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
1910                         bss_conf->assoc);
1911                 ath9k_bss_assoc_info(sc, vif, bss_conf);
1912         }
1913
1914         mutex_unlock(&sc->mutex);
1915 }
1916
1917 static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
1918 {
1919         u64 tsf;
1920         struct ath_wiphy *aphy = hw->priv;
1921         struct ath_softc *sc = aphy->sc;
1922
1923         mutex_lock(&sc->mutex);
1924         tsf = ath9k_hw_gettsf64(sc->sc_ah);
1925         mutex_unlock(&sc->mutex);
1926
1927         return tsf;
1928 }
1929
1930 static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
1931 {
1932         struct ath_wiphy *aphy = hw->priv;
1933         struct ath_softc *sc = aphy->sc;
1934
1935         mutex_lock(&sc->mutex);
1936         ath9k_hw_settsf64(sc->sc_ah, tsf);
1937         mutex_unlock(&sc->mutex);
1938 }
1939
1940 static void ath9k_reset_tsf(struct ieee80211_hw *hw)
1941 {
1942         struct ath_wiphy *aphy = hw->priv;
1943         struct ath_softc *sc = aphy->sc;
1944
1945         mutex_lock(&sc->mutex);
1946
1947         ath9k_ps_wakeup(sc);
1948         ath9k_hw_reset_tsf(sc->sc_ah);
1949         ath9k_ps_restore(sc);
1950
1951         mutex_unlock(&sc->mutex);
1952 }
1953
1954 static int ath9k_ampdu_action(struct ieee80211_hw *hw,
1955                               struct ieee80211_vif *vif,
1956                               enum ieee80211_ampdu_mlme_action action,
1957                               struct ieee80211_sta *sta,
1958                               u16 tid, u16 *ssn)
1959 {
1960         struct ath_wiphy *aphy = hw->priv;
1961         struct ath_softc *sc = aphy->sc;
1962         int ret = 0;
1963
1964         local_bh_disable();
1965
1966         switch (action) {
1967         case IEEE80211_AMPDU_RX_START:
1968                 if (!(sc->sc_flags & SC_OP_RXAGGR))
1969                         ret = -ENOTSUPP;
1970                 break;
1971         case IEEE80211_AMPDU_RX_STOP:
1972                 break;
1973         case IEEE80211_AMPDU_TX_START:
1974                 ath9k_ps_wakeup(sc);
1975                 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
1976                 if (!ret)
1977                         ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
1978                 ath9k_ps_restore(sc);
1979                 break;
1980         case IEEE80211_AMPDU_TX_STOP:
1981                 ath9k_ps_wakeup(sc);
1982                 ath_tx_aggr_stop(sc, sta, tid);
1983                 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
1984                 ath9k_ps_restore(sc);
1985                 break;
1986         case IEEE80211_AMPDU_TX_OPERATIONAL:
1987                 ath9k_ps_wakeup(sc);
1988                 ath_tx_aggr_resume(sc, sta, tid);
1989                 ath9k_ps_restore(sc);
1990                 break;
1991         default:
1992                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1993                           "Unknown AMPDU action\n");
1994         }
1995
1996         local_bh_enable();
1997
1998         return ret;
1999 }
2000
2001 static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
2002                              struct survey_info *survey)
2003 {
2004         struct ath_wiphy *aphy = hw->priv;
2005         struct ath_softc *sc = aphy->sc;
2006         struct ath_hw *ah = sc->sc_ah;
2007         struct ieee80211_conf *conf = &hw->conf;
2008
2009          if (idx != 0)
2010                 return -ENOENT;
2011
2012         survey->channel = conf->channel;
2013         survey->filled = 0;
2014         if (ah->curchan && ah->curchan->noisefloor) {
2015                 survey->filled |= SURVEY_INFO_NOISE_DBM;
2016                 survey->noise = ah->curchan->noisefloor;
2017         }
2018
2019         return 0;
2020 }
2021
2022 static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2023 {
2024         struct ath_wiphy *aphy = hw->priv;
2025         struct ath_softc *sc = aphy->sc;
2026
2027         mutex_lock(&sc->mutex);
2028         if (ath9k_wiphy_scanning(sc)) {
2029                 /*
2030                  * There is a race here in mac80211 but fixing it requires
2031                  * we revisit how we handle the scan complete callback.
2032                  * After mac80211 fixes we will not have configured hardware
2033                  * to the home channel nor would we have configured the RX
2034                  * filter yet.
2035                  */
2036                 mutex_unlock(&sc->mutex);
2037                 return;
2038         }
2039
2040         aphy->state = ATH_WIPHY_SCAN;
2041         ath9k_wiphy_pause_all_forced(sc, aphy);
2042         mutex_unlock(&sc->mutex);
2043 }
2044
2045 /*
2046  * XXX: this requires a revisit after the driver
2047  * scan_complete gets moved to another place/removed in mac80211.
2048  */
2049 static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2050 {
2051         struct ath_wiphy *aphy = hw->priv;
2052         struct ath_softc *sc = aphy->sc;
2053
2054         mutex_lock(&sc->mutex);
2055         aphy->state = ATH_WIPHY_ACTIVE;
2056         mutex_unlock(&sc->mutex);
2057 }
2058
2059 static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
2060 {
2061         struct ath_wiphy *aphy = hw->priv;
2062         struct ath_softc *sc = aphy->sc;
2063         struct ath_hw *ah = sc->sc_ah;
2064
2065         mutex_lock(&sc->mutex);
2066         ah->coverage_class = coverage_class;
2067         ath9k_hw_init_global_settings(ah);
2068         mutex_unlock(&sc->mutex);
2069 }
2070
2071 struct ieee80211_ops ath9k_ops = {
2072         .tx                 = ath9k_tx,
2073         .start              = ath9k_start,
2074         .stop               = ath9k_stop,
2075         .add_interface      = ath9k_add_interface,
2076         .remove_interface   = ath9k_remove_interface,
2077         .config             = ath9k_config,
2078         .configure_filter   = ath9k_configure_filter,
2079         .sta_add            = ath9k_sta_add,
2080         .sta_remove         = ath9k_sta_remove,
2081         .conf_tx            = ath9k_conf_tx,
2082         .bss_info_changed   = ath9k_bss_info_changed,
2083         .set_key            = ath9k_set_key,
2084         .get_tsf            = ath9k_get_tsf,
2085         .set_tsf            = ath9k_set_tsf,
2086         .reset_tsf          = ath9k_reset_tsf,
2087         .ampdu_action       = ath9k_ampdu_action,
2088         .get_survey         = ath9k_get_survey,
2089         .sw_scan_start      = ath9k_sw_scan_start,
2090         .sw_scan_complete   = ath9k_sw_scan_complete,
2091         .rfkill_poll        = ath9k_rfkill_poll_state,
2092         .set_coverage_class = ath9k_set_coverage_class,
2093 };